Commit 81c1ef89 authored by Kathiravan T's avatar Kathiravan T Committed by Bjorn Andersson

clk: qcom: ipq5332: fix the src parameter in ftbl_gcc_apss_axi_clk_src

480MHz is derived from P_GPLL4_OUT_AUX not from P_GPLL4_OUT_MAIN. Update
the freq_tbl with the correct src.

Fixes: 3d89d529 ("clk: qcom: add Global Clock controller (GCC) driver for IPQ5332 SoC")
Reported-by: default avatarManikanta Mylavarapu <quic_mmanikan@quicinc.com>
Signed-off-by: default avatarKathiravan T <quic_kathirav@quicinc.com>
Signed-off-by: default avatarBjorn Andersson <andersson@kernel.org>
Link: https://lore.kernel.org/r/20230417044342.9406-1-quic_kathirav@quicinc.com
parent 63d56adf
...@@ -366,7 +366,7 @@ static struct clk_rcg2 gcc_adss_pwm_clk_src = { ...@@ -366,7 +366,7 @@ static struct clk_rcg2 gcc_adss_pwm_clk_src = {
}; };
static const struct freq_tbl ftbl_gcc_apss_axi_clk_src[] = { static const struct freq_tbl ftbl_gcc_apss_axi_clk_src[] = {
F(480000000, P_GPLL4_OUT_MAIN, 2.5, 0, 0), F(480000000, P_GPLL4_OUT_AUX, 2.5, 0, 0),
F(533333333, P_GPLL0_OUT_MAIN, 1.5, 0, 0), F(533333333, P_GPLL0_OUT_MAIN, 1.5, 0, 0),
{ } { }
}; };
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment