Commit bb195016 authored by Olof Johansson's avatar Olof Johansson

Merge tag 'qcom-dt-for-3.16-2' of...

Merge tag 'qcom-dt-for-3.16-2' of git://git.kernel.org/pub/scm/linux/kernel/git/galak/linux-qcom into next/dt

Merge "Qualcomm ARM Based Device Tree Updates for v3.16-2" from Kumar Gala:

* Updated MSM8660/MSM8960/MSM8974 dts for various updates or conformitity
  to binding specs
* Added APQ8064 SoC and IFC6410 board device tree support
* Added APQ8084 SoC and APQ8084-MTP board device tree support

* tag 'qcom-dt-for-3.16-2' of git://git.kernel.org/pub/scm/linux/kernel/git/galak/linux-qcom:
  ARM: dts: qcom: Add APQ8084-MTP board support
  ARM: dts: qcom: Add APQ8084 SoC support
  ARM: dts: qcom: Add initial APQ8064 SoC and IFC6410 board device trees
  ARM: dts: qcom: Update msm8660 device trees
  ARM: dts: qcom: Update msm8960 device trees
  ARM: dts: qcom: Update msm8974/apq8074 device trees
Signed-off-by: default avatarOlof Johansson <olof@lixom.net>
parents e1134cb6 f46d23f6
...@@ -308,9 +308,12 @@ dtb-$(CONFIG_ARCH_ORION5X) += orion5x-lacie-d2-network.dtb \ ...@@ -308,9 +308,12 @@ dtb-$(CONFIG_ARCH_ORION5X) += orion5x-lacie-d2-network.dtb \
orion5x-maxtor-shared-storage-2.dtb \ orion5x-maxtor-shared-storage-2.dtb \
orion5x-rd88f5182-nas.dtb orion5x-rd88f5182-nas.dtb
dtb-$(CONFIG_ARCH_PRIMA2) += prima2-evb.dtb dtb-$(CONFIG_ARCH_PRIMA2) += prima2-evb.dtb
dtb-$(CONFIG_ARCH_QCOM) += qcom-msm8660-surf.dtb \ dtb-$(CONFIG_ARCH_QCOM) += \
qcom-msm8960-cdp.dtb \ qcom-apq8064-ifc6410.dtb \
qcom-apq8074-dragonboard.dtb qcom-apq8074-dragonboard.dtb \
qcom-apq8084-mtp.dtb \
qcom-msm8660-surf.dtb \
qcom-msm8960-cdp.dtb
dtb-$(CONFIG_ARCH_S3C24XX) += s3c2416-smdk2416.dtb dtb-$(CONFIG_ARCH_S3C24XX) += s3c2416-smdk2416.dtb
dtb-$(CONFIG_ARCH_S3C64XX) += s3c6410-mini6410.dtb \ dtb-$(CONFIG_ARCH_S3C64XX) += s3c6410-mini6410.dtb \
s3c6410-smdk6410.dtb s3c6410-smdk6410.dtb
......
#include "qcom-apq8064-v2.0.dtsi"
/ {
model = "Qualcomm APQ8064/IFC6410";
compatible = "qcom,apq8064-ifc6410", "qcom,apq8064";
soc {
gsbi@16600000 {
status = "ok";
qcom,mode = <GSBI_PROT_I2C_UART>;
serial@16640000 {
status = "ok";
};
};
};
};
#include "qcom-apq8064.dtsi"
/dts-v1/;
#include "skeleton.dtsi"
#include <dt-bindings/clock/qcom,gcc-msm8960.h>
#include <dt-bindings/soc/qcom,gsbi.h>
/ {
model = "Qualcomm APQ8064";
compatible = "qcom,apq8064";
interrupt-parent = <&intc>;
cpus {
#address-cells = <1>;
#size-cells = <0>;
cpu@0 {
compatible = "qcom,krait";
enable-method = "qcom,kpss-acc-v1";
device_type = "cpu";
reg = <0>;
next-level-cache = <&L2>;
qcom,acc = <&acc0>;
qcom,saw = <&saw0>;
};
cpu@1 {
compatible = "qcom,krait";
enable-method = "qcom,kpss-acc-v1";
device_type = "cpu";
reg = <1>;
next-level-cache = <&L2>;
qcom,acc = <&acc1>;
qcom,saw = <&saw1>;
};
cpu@2 {
compatible = "qcom,krait";
enable-method = "qcom,kpss-acc-v1";
device_type = "cpu";
reg = <2>;
next-level-cache = <&L2>;
qcom,acc = <&acc2>;
qcom,saw = <&saw2>;
};
cpu@3 {
compatible = "qcom,krait";
enable-method = "qcom,kpss-acc-v1";
device_type = "cpu";
reg = <3>;
next-level-cache = <&L2>;
qcom,acc = <&acc3>;
qcom,saw = <&saw3>;
};
L2: l2-cache {
compatible = "cache";
cache-level = <2>;
};
};
cpu-pmu {
compatible = "qcom,krait-pmu";
interrupts = <1 10 0x304>;
};
soc: soc {
#address-cells = <1>;
#size-cells = <1>;
ranges;
compatible = "simple-bus";
intc: interrupt-controller@2000000 {
compatible = "qcom,msm-qgic2";
interrupt-controller;
#interrupt-cells = <3>;
reg = <0x02000000 0x1000>,
<0x02002000 0x1000>;
};
timer@200a000 {
compatible = "qcom,kpss-timer", "qcom,msm-timer";
interrupts = <1 1 0x301>,
<1 2 0x301>,
<1 3 0x301>;
reg = <0x0200a000 0x100>;
clock-frequency = <27000000>,
<32768>;
cpu-offset = <0x80000>;
};
acc0: clock-controller@2088000 {
compatible = "qcom,kpss-acc-v1";
reg = <0x02088000 0x1000>, <0x02008000 0x1000>;
};
acc1: clock-controller@2098000 {
compatible = "qcom,kpss-acc-v1";
reg = <0x02098000 0x1000>, <0x02008000 0x1000>;
};
acc2: clock-controller@20a8000 {
compatible = "qcom,kpss-acc-v1";
reg = <0x020a8000 0x1000>, <0x02008000 0x1000>;
};
acc3: clock-controller@20b8000 {
compatible = "qcom,kpss-acc-v1";
reg = <0x020b8000 0x1000>, <0x02008000 0x1000>;
};
saw0: regulator@2089000 {
compatible = "qcom,saw2";
reg = <0x02089000 0x1000>, <0x02009000 0x1000>;
regulator;
};
saw1: regulator@2099000 {
compatible = "qcom,saw2";
reg = <0x02099000 0x1000>, <0x02009000 0x1000>;
regulator;
};
saw2: regulator@20a9000 {
compatible = "qcom,saw2";
reg = <0x020a9000 0x1000>, <0x02009000 0x1000>;
regulator;
};
saw3: regulator@20b9000 {
compatible = "qcom,saw2";
reg = <0x020b9000 0x1000>, <0x02009000 0x1000>;
regulator;
};
gsbi7: gsbi@16600000 {
status = "disabled";
compatible = "qcom,gsbi-v1.0.0";
reg = <0x16600000 0x100>;
clocks = <&gcc GSBI7_H_CLK>;
clock-names = "iface";
#address-cells = <1>;
#size-cells = <1>;
ranges;
serial@16640000 {
compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
reg = <0x16640000 0x1000>,
<0x16600000 0x1000>;
interrupts = <0 158 0x0>;
clocks = <&gcc GSBI7_UART_CLK>, <&gcc GSBI7_H_CLK>;
clock-names = "core", "iface";
status = "disabled";
};
};
qcom,ssbi@500000 {
compatible = "qcom,ssbi";
reg = <0x00500000 0x1000>;
qcom,controller-type = "pmic-arbiter";
};
gcc: clock-controller@900000 {
compatible = "qcom,gcc-apq8064";
reg = <0x00900000 0x4000>;
#clock-cells = <1>;
#reset-cells = <1>;
};
};
};
...@@ -4,7 +4,11 @@ / { ...@@ -4,7 +4,11 @@ / {
model = "Qualcomm APQ8074 Dragonboard"; model = "Qualcomm APQ8074 Dragonboard";
compatible = "qcom,apq8074-dragonboard", "qcom,apq8074"; compatible = "qcom,apq8074-dragonboard", "qcom,apq8074";
soc: soc { soc {
serial@f991e000 {
status = "ok";
};
sdhci@f9824900 { sdhci@f9824900 {
bus-width = <8>; bus-width = <8>;
non-removable; non-removable;
...@@ -15,5 +19,27 @@ sdhci@f98a4900 { ...@@ -15,5 +19,27 @@ sdhci@f98a4900 {
cd-gpios = <&msmgpio 62 0x1>; cd-gpios = <&msmgpio 62 0x1>;
bus-width = <4>; bus-width = <4>;
}; };
pinctrl@fd510000 {
spi8_default: spi8_default {
mosi {
pins = "gpio45";
function = "blsp_spi8";
};
miso {
pins = "gpio46";
function = "blsp_spi8";
};
cs {
pins = "gpio47";
function = "blsp_spi8";
};
clk {
pins = "gpio48";
function = "blsp_spi8";
};
};
};
}; };
}; };
#include "qcom-apq8084.dtsi"
/ {
model = "Qualcomm APQ 8084-MTP";
compatible = "qcom,apq8084-mtp", "qcom,apq8084";
};
/dts-v1/;
#include "skeleton.dtsi"
/ {
model = "Qualcomm APQ 8084";
compatible = "qcom,apq8084";
interrupt-parent = <&intc>;
cpus {
#address-cells = <1>;
#size-cells = <0>;
cpu@0 {
device_type = "cpu";
compatible = "qcom,krait";
reg = <0>;
enable-method = "qcom,kpss-acc-v2";
next-level-cache = <&L2>;
qcom,acc = <&acc0>;
};
cpu@1 {
device_type = "cpu";
compatible = "qcom,krait";
reg = <1>;
enable-method = "qcom,kpss-acc-v2";
next-level-cache = <&L2>;
qcom,acc = <&acc1>;
};
cpu@2 {
device_type = "cpu";
compatible = "qcom,krait";
reg = <2>;
enable-method = "qcom,kpss-acc-v2";
next-level-cache = <&L2>;
qcom,acc = <&acc2>;
};
cpu@3 {
device_type = "cpu";
compatible = "qcom,krait";
reg = <3>;
enable-method = "qcom,kpss-acc-v2";
next-level-cache = <&L2>;
qcom,acc = <&acc3>;
};
L2: l2-cache {
compatible = "qcom,arch-cache";
cache-level = <2>;
qcom,saw = <&saw_l2>;
};
};
cpu-pmu {
compatible = "qcom,krait-pmu";
interrupts = <1 7 0xf04>;
};
timer {
compatible = "arm,armv7-timer";
interrupts = <1 2 0xf08>,
<1 3 0xf08>,
<1 4 0xf08>,
<1 1 0xf08>;
clock-frequency = <19200000>;
};
soc: soc {
#address-cells = <1>;
#size-cells = <1>;
ranges;
compatible = "simple-bus";
intc: interrupt-controller@f9000000 {
compatible = "qcom,msm-qgic2";
interrupt-controller;
#interrupt-cells = <3>;
reg = <0xf9000000 0x1000>,
<0xf9002000 0x1000>;
};
timer@f9020000 {
#address-cells = <1>;
#size-cells = <1>;
ranges;
compatible = "arm,armv7-timer-mem";
reg = <0xf9020000 0x1000>;
clock-frequency = <19200000>;
frame@f9021000 {
frame-number = <0>;
interrupts = <0 8 0x4>,
<0 7 0x4>;
reg = <0xf9021000 0x1000>,
<0xf9022000 0x1000>;
};
frame@f9023000 {
frame-number = <1>;
interrupts = <0 9 0x4>;
reg = <0xf9023000 0x1000>;
status = "disabled";
};
frame@f9024000 {
frame-number = <2>;
interrupts = <0 10 0x4>;
reg = <0xf9024000 0x1000>;
status = "disabled";
};
frame@f9025000 {
frame-number = <3>;
interrupts = <0 11 0x4>;
reg = <0xf9025000 0x1000>;
status = "disabled";
};
frame@f9026000 {
frame-number = <4>;
interrupts = <0 12 0x4>;
reg = <0xf9026000 0x1000>;
status = "disabled";
};
frame@f9027000 {
frame-number = <5>;
interrupts = <0 13 0x4>;
reg = <0xf9027000 0x1000>;
status = "disabled";
};
frame@f9028000 {
frame-number = <6>;
interrupts = <0 14 0x4>;
reg = <0xf9028000 0x1000>;
status = "disabled";
};
};
saw_l2: regulator@f9012000 {
compatible = "qcom,saw2";
reg = <0xf9012000 0x1000>;
regulator;
};
acc0: clock-controller@f9088000 {
compatible = "qcom,kpss-acc-v2";
reg = <0xf9088000 0x1000>,
<0xf9008000 0x1000>;
};
acc1: clock-controller@f9098000 {
compatible = "qcom,kpss-acc-v2";
reg = <0xf9098000 0x1000>,
<0xf9008000 0x1000>;
};
acc2: clock-controller@f90a8000 {
compatible = "qcom,kpss-acc-v2";
reg = <0xf90a8000 0x1000>,
<0xf9008000 0x1000>;
};
acc3: clock-controller@f90b8000 {
compatible = "qcom,kpss-acc-v2";
reg = <0xf90b8000 0x1000>,
<0xf9008000 0x1000>;
};
restart@fc4ab000 {
compatible = "qcom,pshold";
reg = <0xfc4ab000 0x4>;
};
};
};
...@@ -3,4 +3,14 @@ ...@@ -3,4 +3,14 @@
/ { / {
model = "Qualcomm MSM8660 SURF"; model = "Qualcomm MSM8660 SURF";
compatible = "qcom,msm8660-surf", "qcom,msm8660"; compatible = "qcom,msm8660-surf", "qcom,msm8660";
soc {
gsbi@19c00000 {
status = "ok";
qcom,mode = <GSBI_PROT_I2C_UART>;
serial@19c40000 {
status = "ok";
};
};
};
}; };
...@@ -3,6 +3,7 @@ ...@@ -3,6 +3,7 @@
/include/ "skeleton.dtsi" /include/ "skeleton.dtsi"
#include <dt-bindings/clock/qcom,gcc-msm8660.h> #include <dt-bindings/clock/qcom,gcc-msm8660.h>
#include <dt-bindings/soc/qcom,gsbi.h>
/ { / {
model = "Qualcomm MSM8660"; model = "Qualcomm MSM8660";
...@@ -12,16 +13,18 @@ / { ...@@ -12,16 +13,18 @@ / {
cpus { cpus {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
compatible = "qcom,scorpion";
enable-method = "qcom,gcc-msm8660";
cpu@0 { cpu@0 {
compatible = "qcom,scorpion";
enable-method = "qcom,gcc-msm8660";
device_type = "cpu"; device_type = "cpu";
reg = <0>; reg = <0>;
next-level-cache = <&L2>; next-level-cache = <&L2>;
}; };
cpu@1 { cpu@1 {
compatible = "qcom,scorpion";
enable-method = "qcom,gcc-msm8660";
device_type = "cpu"; device_type = "cpu";
reg = <1>; reg = <1>;
next-level-cache = <&L2>; next-level-cache = <&L2>;
...@@ -33,55 +36,73 @@ L2: l2-cache { ...@@ -33,55 +36,73 @@ L2: l2-cache {
}; };
}; };
intc: interrupt-controller@2080000 { soc: soc {
compatible = "qcom,msm-8660-qgic"; #address-cells = <1>;
interrupt-controller; #size-cells = <1>;
#interrupt-cells = <3>; ranges;
reg = < 0x02080000 0x1000 >, compatible = "simple-bus";
< 0x02081000 0x1000 >;
};
timer@2000000 { intc: interrupt-controller@2080000 {
compatible = "qcom,scss-timer", "qcom,msm-timer"; compatible = "qcom,msm-8660-qgic";
interrupts = <1 0 0x301>, interrupt-controller;
<1 1 0x301>, #interrupt-cells = <3>;
<1 2 0x301>; reg = < 0x02080000 0x1000 >,
reg = <0x02000000 0x100>; < 0x02081000 0x1000 >;
clock-frequency = <27000000>, };
<32768>;
cpu-offset = <0x40000>;
};
msmgpio: gpio@800000 { timer@2000000 {
compatible = "qcom,msm-gpio"; compatible = "qcom,scss-timer", "qcom,msm-timer";
reg = <0x00800000 0x4000>; interrupts = <1 0 0x301>,
gpio-controller; <1 1 0x301>,
#gpio-cells = <2>; <1 2 0x301>;
ngpio = <173>; reg = <0x02000000 0x100>;
interrupts = <0 16 0x4>; clock-frequency = <27000000>,
interrupt-controller; <32768>;
#interrupt-cells = <2>; cpu-offset = <0x40000>;
}; };
gcc: clock-controller@900000 { msmgpio: gpio@800000 {
compatible = "qcom,gcc-msm8660"; compatible = "qcom,msm-gpio";
#clock-cells = <1>; reg = <0x00800000 0x4000>;
#reset-cells = <1>; gpio-controller;
reg = <0x900000 0x4000>; #gpio-cells = <2>;
}; ngpio = <173>;
interrupts = <0 16 0x4>;
interrupt-controller;
#interrupt-cells = <2>;
};
serial@19c40000 { gcc: clock-controller@900000 {
compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm"; compatible = "qcom,gcc-msm8660";
reg = <0x19c40000 0x1000>, #clock-cells = <1>;
<0x19c00000 0x1000>; #reset-cells = <1>;
interrupts = <0 195 0x0>; reg = <0x900000 0x4000>;
clocks = <&gcc GSBI12_UART_CLK>, <&gcc GSBI12_H_CLK>; };
clock-names = "core", "iface";
}; gsbi12: gsbi@19c00000 {
compatible = "qcom,gsbi-v1.0.0";
reg = <0x19c00000 0x100>;
clocks = <&gcc GSBI12_H_CLK>;
clock-names = "iface";
#address-cells = <1>;
#size-cells = <1>;
ranges;
qcom,ssbi@500000 { serial@19c40000 {
compatible = "qcom,ssbi"; compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
reg = <0x500000 0x1000>; reg = <0x19c40000 0x1000>,
qcom,controller-type = "pmic-arbiter"; <0x19c00000 0x1000>;
interrupts = <0 195 0x0>;
clocks = <&gcc GSBI12_UART_CLK>, <&gcc GSBI12_H_CLK>;
clock-names = "core", "iface";
status = "disabled";
};
};
qcom,ssbi@500000 {
compatible = "qcom,ssbi";
reg = <0x500000 0x1000>;
qcom,controller-type = "pmic-arbiter";
};
}; };
}; };
...@@ -3,4 +3,14 @@ ...@@ -3,4 +3,14 @@
/ { / {
model = "Qualcomm MSM8960 CDP"; model = "Qualcomm MSM8960 CDP";
compatible = "qcom,msm8960-cdp", "qcom,msm8960"; compatible = "qcom,msm8960-cdp", "qcom,msm8960";
soc {
gsbi@16400000 {
status = "ok";
qcom,mode = <GSBI_PROT_I2C_UART>;
serial@16440000 {
status = "ok";
};
};
};
}; };
...@@ -3,6 +3,7 @@ ...@@ -3,6 +3,7 @@
/include/ "skeleton.dtsi" /include/ "skeleton.dtsi"
#include <dt-bindings/clock/qcom,gcc-msm8960.h> #include <dt-bindings/clock/qcom,gcc-msm8960.h>
#include <dt-bindings/soc/qcom,gsbi.h>
/ { / {
model = "Qualcomm MSM8960"; model = "Qualcomm MSM8960";
...@@ -13,10 +14,10 @@ cpus { ...@@ -13,10 +14,10 @@ cpus {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
interrupts = <1 14 0x304>; interrupts = <1 14 0x304>;
compatible = "qcom,krait";
enable-method = "qcom,kpss-acc-v1";
cpu@0 { cpu@0 {
compatible = "qcom,krait";
enable-method = "qcom,kpss-acc-v1";
device_type = "cpu"; device_type = "cpu";
reg = <0>; reg = <0>;
next-level-cache = <&L2>; next-level-cache = <&L2>;
...@@ -25,6 +26,8 @@ cpu@0 { ...@@ -25,6 +26,8 @@ cpu@0 {
}; };
cpu@1 { cpu@1 {
compatible = "qcom,krait";
enable-method = "qcom,kpss-acc-v1";
device_type = "cpu"; device_type = "cpu";
reg = <1>; reg = <1>;
next-level-cache = <&L2>; next-level-cache = <&L2>;
...@@ -35,7 +38,6 @@ cpu@1 { ...@@ -35,7 +38,6 @@ cpu@1 {
L2: l2-cache { L2: l2-cache {
compatible = "cache"; compatible = "cache";
cache-level = <2>; cache-level = <2>;
interrupts = <0 2 0x4>;
}; };
}; };
...@@ -45,91 +47,109 @@ cpu-pmu { ...@@ -45,91 +47,109 @@ cpu-pmu {
qcom,no-pc-write; qcom,no-pc-write;
}; };
intc: interrupt-controller@2000000 { soc: soc {
compatible = "qcom,msm-qgic2"; #address-cells = <1>;
interrupt-controller; #size-cells = <1>;
#interrupt-cells = <3>; ranges;
reg = < 0x02000000 0x1000 >, compatible = "simple-bus";
< 0x02002000 0x1000 >;
}; intc: interrupt-controller@2000000 {
compatible = "qcom,msm-qgic2";
interrupt-controller;
#interrupt-cells = <3>;
reg = <0x02000000 0x1000>,
<0x02002000 0x1000>;
};
timer@200a000 { timer@200a000 {
compatible = "qcom,kpss-timer", "qcom,msm-timer"; compatible = "qcom,kpss-timer", "qcom,msm-timer";
interrupts = <1 1 0x301>, interrupts = <1 1 0x301>,
<1 2 0x301>, <1 2 0x301>,
<1 3 0x301>; <1 3 0x301>;
reg = <0x0200a000 0x100>; reg = <0x0200a000 0x100>;
clock-frequency = <27000000>, clock-frequency = <27000000>,
<32768>; <32768>;
cpu-offset = <0x80000>; cpu-offset = <0x80000>;
}; };
msmgpio: gpio@800000 { msmgpio: gpio@800000 {
compatible = "qcom,msm-gpio"; compatible = "qcom,msm-gpio";
gpio-controller; gpio-controller;
#gpio-cells = <2>; #gpio-cells = <2>;
ngpio = <150>; ngpio = <150>;
interrupts = <0 16 0x4>; interrupts = <0 16 0x4>;
interrupt-controller; interrupt-controller;
#interrupt-cells = <2>; #interrupt-cells = <2>;
reg = <0x800000 0x4000>; reg = <0x800000 0x4000>;
}; };
gcc: clock-controller@900000 { gcc: clock-controller@900000 {
compatible = "qcom,gcc-msm8960"; compatible = "qcom,gcc-msm8960";
#clock-cells = <1>; #clock-cells = <1>;
#reset-cells = <1>; #reset-cells = <1>;
reg = <0x900000 0x4000>; reg = <0x900000 0x4000>;
}; };
clock-controller@4000000 { clock-controller@4000000 {
compatible = "qcom,mmcc-msm8960"; compatible = "qcom,mmcc-msm8960";
reg = <0x4000000 0x1000>; reg = <0x4000000 0x1000>;
#clock-cells = <1>; #clock-cells = <1>;
#reset-cells = <1>; #reset-cells = <1>;
}; };
acc0: clock-controller@2088000 { acc0: clock-controller@2088000 {
compatible = "qcom,kpss-acc-v1"; compatible = "qcom,kpss-acc-v1";
reg = <0x02088000 0x1000>, <0x02008000 0x1000>; reg = <0x02088000 0x1000>, <0x02008000 0x1000>;
}; };
acc1: clock-controller@2098000 { acc1: clock-controller@2098000 {
compatible = "qcom,kpss-acc-v1"; compatible = "qcom,kpss-acc-v1";
reg = <0x02098000 0x1000>, <0x02008000 0x1000>; reg = <0x02098000 0x1000>, <0x02008000 0x1000>;
}; };
saw0: regulator@2089000 { saw0: regulator@2089000 {
compatible = "qcom,saw2"; compatible = "qcom,saw2";
reg = <0x02089000 0x1000>, <0x02009000 0x1000>; reg = <0x02089000 0x1000>, <0x02009000 0x1000>;
regulator; regulator;
}; };
saw1: regulator@2099000 { saw1: regulator@2099000 {
compatible = "qcom,saw2"; compatible = "qcom,saw2";
reg = <0x02099000 0x1000>, <0x02009000 0x1000>; reg = <0x02099000 0x1000>, <0x02009000 0x1000>;
regulator; regulator;
}; };
serial@16440000 { gsbi5: gsbi@16400000 {
compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm"; compatible = "qcom,gsbi-v1.0.0";
reg = <0x16440000 0x1000>, reg = <0x16400000 0x100>;
<0x16400000 0x1000>; clocks = <&gcc GSBI5_H_CLK>;
interrupts = <0 154 0x0>; clock-names = "iface";
clocks = <&gcc GSBI5_UART_CLK>, <&gcc GSBI5_H_CLK>; #address-cells = <1>;
clock-names = "core", "iface"; #size-cells = <1>;
}; ranges;
serial@16440000 {
compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
reg = <0x16440000 0x1000>,
<0x16400000 0x1000>;
interrupts = <0 154 0x0>;
clocks = <&gcc GSBI5_UART_CLK>, <&gcc GSBI5_H_CLK>;
clock-names = "core", "iface";
status = "disabled";
};
};
qcom,ssbi@500000 { qcom,ssbi@500000 {
compatible = "qcom,ssbi"; compatible = "qcom,ssbi";
reg = <0x500000 0x1000>; reg = <0x500000 0x1000>;
qcom,controller-type = "pmic-arbiter"; qcom,controller-type = "pmic-arbiter";
}; };
rng@1a500000 { rng@1a500000 {
compatible = "qcom,prng"; compatible = "qcom,prng";
reg = <0x1a500000 0x200>; reg = <0x1a500000 0x200>;
clocks = <&gcc PRNG_CLK>; clocks = <&gcc PRNG_CLK>;
clock-names = "core"; clock-names = "core";
};
}; };
}; };
...@@ -13,10 +13,10 @@ cpus { ...@@ -13,10 +13,10 @@ cpus {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
interrupts = <1 9 0xf04>; interrupts = <1 9 0xf04>;
compatible = "qcom,krait";
enable-method = "qcom,kpss-acc-v2";
cpu@0 { cpu@0 {
compatible = "qcom,krait";
enable-method = "qcom,kpss-acc-v2";
device_type = "cpu"; device_type = "cpu";
reg = <0>; reg = <0>;
next-level-cache = <&L2>; next-level-cache = <&L2>;
...@@ -24,6 +24,8 @@ cpu@0 { ...@@ -24,6 +24,8 @@ cpu@0 {
}; };
cpu@1 { cpu@1 {
compatible = "qcom,krait";
enable-method = "qcom,kpss-acc-v2";
device_type = "cpu"; device_type = "cpu";
reg = <1>; reg = <1>;
next-level-cache = <&L2>; next-level-cache = <&L2>;
...@@ -31,6 +33,8 @@ cpu@1 { ...@@ -31,6 +33,8 @@ cpu@1 {
}; };
cpu@2 { cpu@2 {
compatible = "qcom,krait";
enable-method = "qcom,kpss-acc-v2";
device_type = "cpu"; device_type = "cpu";
reg = <2>; reg = <2>;
next-level-cache = <&L2>; next-level-cache = <&L2>;
...@@ -38,6 +42,8 @@ cpu@2 { ...@@ -38,6 +42,8 @@ cpu@2 {
}; };
cpu@3 { cpu@3 {
compatible = "qcom,krait";
enable-method = "qcom,kpss-acc-v2";
device_type = "cpu"; device_type = "cpu";
reg = <3>; reg = <3>;
next-level-cache = <&L2>; next-level-cache = <&L2>;
...@@ -47,7 +53,6 @@ cpu@3 { ...@@ -47,7 +53,6 @@ cpu@3 {
L2: l2-cache { L2: l2-cache {
compatible = "cache"; compatible = "cache";
cache-level = <2>; cache-level = <2>;
interrupts = <0 2 0x4>;
qcom,saw = <&saw_l2>; qcom,saw = <&saw_l2>;
}; };
}; };
...@@ -57,6 +62,15 @@ cpu-pmu { ...@@ -57,6 +62,15 @@ cpu-pmu {
interrupts = <1 7 0xf04>; interrupts = <1 7 0xf04>;
}; };
timer {
compatible = "arm,armv7-timer";
interrupts = <1 2 0xf08>,
<1 3 0xf08>,
<1 4 0xf08>,
<1 1 0xf08>;
clock-frequency = <19200000>;
};
soc: soc { soc: soc {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
...@@ -71,15 +85,6 @@ intc: interrupt-controller@f9000000 { ...@@ -71,15 +85,6 @@ intc: interrupt-controller@f9000000 {
<0xf9002000 0x1000>; <0xf9002000 0x1000>;
}; };
timer {
compatible = "arm,armv7-timer";
interrupts = <1 2 0xf08>,
<1 3 0xf08>,
<1 4 0xf08>,
<1 1 0xf08>;
clock-frequency = <19200000>;
};
timer@f9020000 { timer@f9020000 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
...@@ -190,6 +195,7 @@ serial@f991e000 { ...@@ -190,6 +195,7 @@ serial@f991e000 {
interrupts = <0 108 0x0>; interrupts = <0 108 0x0>;
clocks = <&gcc GCC_BLSP1_UART2_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; clocks = <&gcc GCC_BLSP1_UART2_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>;
clock-names = "core", "iface"; clock-names = "core", "iface";
status = "disabled";
}; };
sdhci@f9824900 { sdhci@f9824900 {
...@@ -229,25 +235,6 @@ msmgpio: pinctrl@fd510000 { ...@@ -229,25 +235,6 @@ msmgpio: pinctrl@fd510000 {
interrupt-controller; interrupt-controller;
#interrupt-cells = <2>; #interrupt-cells = <2>;
interrupts = <0 208 0>; interrupts = <0 208 0>;
spi8_default: spi8_default {
mosi {
pins = "gpio45";
function = "blsp_spi8";
};
miso {
pins = "gpio46";
function = "blsp_spi8";
};
cs {
pins = "gpio47";
function = "blsp_spi8";
};
clk {
pins = "gpio48";
function = "blsp_spi8";
};
};
}; };
}; };
}; };
...@@ -15,9 +15,11 @@ ...@@ -15,9 +15,11 @@
#include <asm/mach/arch.h> #include <asm/mach/arch.h>
static const char * const qcom_dt_match[] __initconst = { static const char * const qcom_dt_match[] __initconst = {
"qcom,apq8064",
"qcom,apq8074-dragonboard",
"qcom,apq8084",
"qcom,msm8660-surf", "qcom,msm8660-surf",
"qcom,msm8960-cdp", "qcom,msm8960-cdp",
"qcom,apq8074-dragonboard",
NULL NULL
}; };
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment