tools headers UAPI: Sync drm/i915_drm.h with the kernel sources

To pick up the changes in:

  ecf8eca5 ("drm/i915/xehp: Add compute engine ABI")
  991b4de3 ("drm/i915/uapi: Add kerneldoc for engine class enum")
  c94fde8f ("drm/i915/uapi: Add DRM_I915_QUERY_GEOMETRY_SUBSLICES")
  1c671ad7 ("drm/i915/doc: Link query items to their uapi structs")
  a2e54026 ("drm/i915/doc: Convert perf UAPI comments to kerneldoc")
  462ac1cd ("drm/i915/doc: Convert drm_i915_query_topology_info comment to kerneldoc")
  034d47b2 ("drm/i915/uapi: Document DRM_I915_QUERY_HWCONFIG_BLOB")
  78e1fb31 ("drm/i915/uapi: Add query for hwconfig blob")

That don't add any new ioctl, so no changes in tooling.

This silences this perf build warning:

  Warning: Kernel ABI header at 'tools/include/uapi/drm/i915_drm.h' differs from latest version at 'include/uapi/drm/i915_drm.h'
  diff -u tools/include/uapi/drm/i915_drm.h include/uapi/drm/i915_drm.h

Cc: John Harrison <John.C.Harrison@intel.com>
Cc: Matt Atwood <matthew.s.atwood@intel.com>
Cc: Matt Roper <matthew.d.roper@intel.com>
Cc: Rodrigo Vivi <rodrigo.vivi@intel.com>
Cc: Tvrtko Ursulin <tvrtko.ursulin@intel.com>
Link: http://lore.kernel.org/lkml/YrDi4ALYjv9Mdocq@kernel.orgSigned-off-by: default avatarArnaldo Carvalho de Melo <acme@redhat.com>
parent 342cb0d8
...@@ -154,25 +154,77 @@ enum i915_mocs_table_index { ...@@ -154,25 +154,77 @@ enum i915_mocs_table_index {
I915_MOCS_CACHED, I915_MOCS_CACHED,
}; };
/* /**
* enum drm_i915_gem_engine_class - uapi engine type enumeration
*
* Different engines serve different roles, and there may be more than one * Different engines serve different roles, and there may be more than one
* engine serving each role. enum drm_i915_gem_engine_class provides a * engine serving each role. This enum provides a classification of the role
* classification of the role of the engine, which may be used when requesting * of the engine, which may be used when requesting operations to be performed
* operations to be performed on a certain subset of engines, or for providing * on a certain subset of engines, or for providing information about that
* information about that group. * group.
*/ */
enum drm_i915_gem_engine_class { enum drm_i915_gem_engine_class {
/**
* @I915_ENGINE_CLASS_RENDER:
*
* Render engines support instructions used for 3D, Compute (GPGPU),
* and programmable media workloads. These instructions fetch data and
* dispatch individual work items to threads that operate in parallel.
* The threads run small programs (called "kernels" or "shaders") on
* the GPU's execution units (EUs).
*/
I915_ENGINE_CLASS_RENDER = 0, I915_ENGINE_CLASS_RENDER = 0,
/**
* @I915_ENGINE_CLASS_COPY:
*
* Copy engines (also referred to as "blitters") support instructions
* that move blocks of data from one location in memory to another,
* or that fill a specified location of memory with fixed data.
* Copy engines can perform pre-defined logical or bitwise operations
* on the source, destination, or pattern data.
*/
I915_ENGINE_CLASS_COPY = 1, I915_ENGINE_CLASS_COPY = 1,
/**
* @I915_ENGINE_CLASS_VIDEO:
*
* Video engines (also referred to as "bit stream decode" (BSD) or
* "vdbox") support instructions that perform fixed-function media
* decode and encode.
*/
I915_ENGINE_CLASS_VIDEO = 2, I915_ENGINE_CLASS_VIDEO = 2,
/**
* @I915_ENGINE_CLASS_VIDEO_ENHANCE:
*
* Video enhancement engines (also referred to as "vebox") support
* instructions related to image enhancement.
*/
I915_ENGINE_CLASS_VIDEO_ENHANCE = 3, I915_ENGINE_CLASS_VIDEO_ENHANCE = 3,
/* should be kept compact */ /**
* @I915_ENGINE_CLASS_COMPUTE:
*
* Compute engines support a subset of the instructions available
* on render engines: compute engines support Compute (GPGPU) and
* programmable media workloads, but do not support the 3D pipeline.
*/
I915_ENGINE_CLASS_COMPUTE = 4,
/* Values in this enum should be kept compact. */
/**
* @I915_ENGINE_CLASS_INVALID:
*
* Placeholder value to represent an invalid engine class assignment.
*/
I915_ENGINE_CLASS_INVALID = -1 I915_ENGINE_CLASS_INVALID = -1
}; };
/* /**
* struct i915_engine_class_instance - Engine class/instance identifier
*
* There may be more than one engine fulfilling any role within the system. * There may be more than one engine fulfilling any role within the system.
* Each engine of a class is given a unique instance number and therefore * Each engine of a class is given a unique instance number and therefore
* any engine can be specified by its class:instance tuplet. APIs that allow * any engine can be specified by its class:instance tuplet. APIs that allow
...@@ -180,10 +232,21 @@ enum drm_i915_gem_engine_class { ...@@ -180,10 +232,21 @@ enum drm_i915_gem_engine_class {
* for this identification. * for this identification.
*/ */
struct i915_engine_class_instance { struct i915_engine_class_instance {
__u16 engine_class; /* see enum drm_i915_gem_engine_class */ /**
__u16 engine_instance; * @engine_class:
*
* Engine class from enum drm_i915_gem_engine_class
*/
__u16 engine_class;
#define I915_ENGINE_CLASS_INVALID_NONE -1 #define I915_ENGINE_CLASS_INVALID_NONE -1
#define I915_ENGINE_CLASS_INVALID_VIRTUAL -2 #define I915_ENGINE_CLASS_INVALID_VIRTUAL -2
/**
* @engine_instance:
*
* Engine instance.
*/
__u16 engine_instance;
}; };
/** /**
...@@ -2657,24 +2720,65 @@ enum drm_i915_perf_record_type { ...@@ -2657,24 +2720,65 @@ enum drm_i915_perf_record_type {
DRM_I915_PERF_RECORD_MAX /* non-ABI */ DRM_I915_PERF_RECORD_MAX /* non-ABI */
}; };
/* /**
* struct drm_i915_perf_oa_config
*
* Structure to upload perf dynamic configuration into the kernel. * Structure to upload perf dynamic configuration into the kernel.
*/ */
struct drm_i915_perf_oa_config { struct drm_i915_perf_oa_config {
/** String formatted like "%08x-%04x-%04x-%04x-%012x" */ /**
* @uuid:
*
* String formatted like "%\08x-%\04x-%\04x-%\04x-%\012x"
*/
char uuid[36]; char uuid[36];
/**
* @n_mux_regs:
*
* Number of mux regs in &mux_regs_ptr.
*/
__u32 n_mux_regs; __u32 n_mux_regs;
/**
* @n_boolean_regs:
*
* Number of boolean regs in &boolean_regs_ptr.
*/
__u32 n_boolean_regs; __u32 n_boolean_regs;
/**
* @n_flex_regs:
*
* Number of flex regs in &flex_regs_ptr.
*/
__u32 n_flex_regs; __u32 n_flex_regs;
/* /**
* These fields are pointers to tuples of u32 values (register address, * @mux_regs_ptr:
* value). For example the expected length of the buffer pointed by *
* mux_regs_ptr is (2 * sizeof(u32) * n_mux_regs). * Pointer to tuples of u32 values (register address, value) for mux
* registers. Expected length of buffer is (2 * sizeof(u32) *
* &n_mux_regs).
*/ */
__u64 mux_regs_ptr; __u64 mux_regs_ptr;
/**
* @boolean_regs_ptr:
*
* Pointer to tuples of u32 values (register address, value) for mux
* registers. Expected length of buffer is (2 * sizeof(u32) *
* &n_boolean_regs).
*/
__u64 boolean_regs_ptr; __u64 boolean_regs_ptr;
/**
* @flex_regs_ptr:
*
* Pointer to tuples of u32 values (register address, value) for mux
* registers. Expected length of buffer is (2 * sizeof(u32) *
* &n_flex_regs).
*/
__u64 flex_regs_ptr; __u64 flex_regs_ptr;
}; };
...@@ -2685,12 +2789,24 @@ struct drm_i915_perf_oa_config { ...@@ -2685,12 +2789,24 @@ struct drm_i915_perf_oa_config {
* @data_ptr is also depends on the specific @query_id. * @data_ptr is also depends on the specific @query_id.
*/ */
struct drm_i915_query_item { struct drm_i915_query_item {
/** @query_id: The id for this query */ /**
* @query_id:
*
* The id for this query. Currently accepted query IDs are:
* - %DRM_I915_QUERY_TOPOLOGY_INFO (see struct drm_i915_query_topology_info)
* - %DRM_I915_QUERY_ENGINE_INFO (see struct drm_i915_engine_info)
* - %DRM_I915_QUERY_PERF_CONFIG (see struct drm_i915_query_perf_config)
* - %DRM_I915_QUERY_MEMORY_REGIONS (see struct drm_i915_query_memory_regions)
* - %DRM_I915_QUERY_HWCONFIG_BLOB (see `GuC HWCONFIG blob uAPI`)
* - %DRM_I915_QUERY_GEOMETRY_SUBSLICES (see struct drm_i915_query_topology_info)
*/
__u64 query_id; __u64 query_id;
#define DRM_I915_QUERY_TOPOLOGY_INFO 1 #define DRM_I915_QUERY_TOPOLOGY_INFO 1
#define DRM_I915_QUERY_ENGINE_INFO 2 #define DRM_I915_QUERY_ENGINE_INFO 2
#define DRM_I915_QUERY_PERF_CONFIG 3 #define DRM_I915_QUERY_PERF_CONFIG 3
#define DRM_I915_QUERY_MEMORY_REGIONS 4 #define DRM_I915_QUERY_MEMORY_REGIONS 4
#define DRM_I915_QUERY_HWCONFIG_BLOB 5
#define DRM_I915_QUERY_GEOMETRY_SUBSLICES 6
/* Must be kept compact -- no holes and well documented */ /* Must be kept compact -- no holes and well documented */
/** /**
...@@ -2706,14 +2822,17 @@ struct drm_i915_query_item { ...@@ -2706,14 +2822,17 @@ struct drm_i915_query_item {
/** /**
* @flags: * @flags:
* *
* When query_id == DRM_I915_QUERY_TOPOLOGY_INFO, must be 0. * When &query_id == %DRM_I915_QUERY_TOPOLOGY_INFO, must be 0.
* *
* When query_id == DRM_I915_QUERY_PERF_CONFIG, must be one of the * When &query_id == %DRM_I915_QUERY_PERF_CONFIG, must be one of the
* following: * following:
* *
* - DRM_I915_QUERY_PERF_CONFIG_LIST * - %DRM_I915_QUERY_PERF_CONFIG_LIST
* - DRM_I915_QUERY_PERF_CONFIG_DATA_FOR_UUID * - %DRM_I915_QUERY_PERF_CONFIG_DATA_FOR_UUID
* - DRM_I915_QUERY_PERF_CONFIG_FOR_UUID * - %DRM_I915_QUERY_PERF_CONFIG_FOR_UUID
*
* When &query_id == %DRM_I915_QUERY_GEOMETRY_SUBSLICES must contain
* a struct i915_engine_class_instance that references a render engine.
*/ */
__u32 flags; __u32 flags;
#define DRM_I915_QUERY_PERF_CONFIG_LIST 1 #define DRM_I915_QUERY_PERF_CONFIG_LIST 1
...@@ -2771,66 +2890,112 @@ struct drm_i915_query { ...@@ -2771,66 +2890,112 @@ struct drm_i915_query {
__u64 items_ptr; __u64 items_ptr;
}; };
/* /**
* Data written by the kernel with query DRM_I915_QUERY_TOPOLOGY_INFO : * struct drm_i915_query_topology_info
*
* data: contains the 3 pieces of information :
*
* - the slice mask with one bit per slice telling whether a slice is
* available. The availability of slice X can be queried with the following
* formula :
*
* (data[X / 8] >> (X % 8)) & 1
*
* - the subslice mask for each slice with one bit per subslice telling
* whether a subslice is available. Gen12 has dual-subslices, which are
* similar to two gen11 subslices. For gen12, this array represents dual-
* subslices. The availability of subslice Y in slice X can be queried
* with the following formula :
*
* (data[subslice_offset +
* X * subslice_stride +
* Y / 8] >> (Y % 8)) & 1
*
* - the EU mask for each subslice in each slice with one bit per EU telling
* whether an EU is available. The availability of EU Z in subslice Y in
* slice X can be queried with the following formula :
* *
* (data[eu_offset + * Describes slice/subslice/EU information queried by
* (X * max_subslices + Y) * eu_stride + * %DRM_I915_QUERY_TOPOLOGY_INFO
* Z / 8] >> (Z % 8)) & 1
*/ */
struct drm_i915_query_topology_info { struct drm_i915_query_topology_info {
/* /**
* @flags:
*
* Unused for now. Must be cleared to zero. * Unused for now. Must be cleared to zero.
*/ */
__u16 flags; __u16 flags;
/**
* @max_slices:
*
* The number of bits used to express the slice mask.
*/
__u16 max_slices; __u16 max_slices;
/**
* @max_subslices:
*
* The number of bits used to express the subslice mask.
*/
__u16 max_subslices; __u16 max_subslices;
/**
* @max_eus_per_subslice:
*
* The number of bits in the EU mask that correspond to a single
* subslice's EUs.
*/
__u16 max_eus_per_subslice; __u16 max_eus_per_subslice;
/* /**
* @subslice_offset:
*
* Offset in data[] at which the subslice masks are stored. * Offset in data[] at which the subslice masks are stored.
*/ */
__u16 subslice_offset; __u16 subslice_offset;
/* /**
* @subslice_stride:
*
* Stride at which each of the subslice masks for each slice are * Stride at which each of the subslice masks for each slice are
* stored. * stored.
*/ */
__u16 subslice_stride; __u16 subslice_stride;
/* /**
* @eu_offset:
*
* Offset in data[] at which the EU masks are stored. * Offset in data[] at which the EU masks are stored.
*/ */
__u16 eu_offset; __u16 eu_offset;
/* /**
* @eu_stride:
*
* Stride at which each of the EU masks for each subslice are stored. * Stride at which each of the EU masks for each subslice are stored.
*/ */
__u16 eu_stride; __u16 eu_stride;
/**
* @data:
*
* Contains 3 pieces of information :
*
* - The slice mask with one bit per slice telling whether a slice is
* available. The availability of slice X can be queried with the
* following formula :
*
* .. code:: c
*
* (data[X / 8] >> (X % 8)) & 1
*
* Starting with Xe_HP platforms, Intel hardware no longer has
* traditional slices so i915 will always report a single slice
* (hardcoded slicemask = 0x1) which contains all of the platform's
* subslices. I.e., the mask here does not reflect any of the newer
* hardware concepts such as "gslices" or "cslices" since userspace
* is capable of inferring those from the subslice mask.
*
* - The subslice mask for each slice with one bit per subslice telling
* whether a subslice is available. Starting with Gen12 we use the
* term "subslice" to refer to what the hardware documentation
* describes as a "dual-subslices." The availability of subslice Y
* in slice X can be queried with the following formula :
*
* .. code:: c
*
* (data[subslice_offset + X * subslice_stride + Y / 8] >> (Y % 8)) & 1
*
* - The EU mask for each subslice in each slice, with one bit per EU
* telling whether an EU is available. The availability of EU Z in
* subslice Y in slice X can be queried with the following formula :
*
* .. code:: c
*
* (data[eu_offset +
* (X * max_subslices + Y) * eu_stride +
* Z / 8
* ] >> (Z % 8)) & 1
*/
__u8 data[]; __u8 data[];
}; };
...@@ -2951,52 +3116,68 @@ struct drm_i915_query_engine_info { ...@@ -2951,52 +3116,68 @@ struct drm_i915_query_engine_info {
struct drm_i915_engine_info engines[]; struct drm_i915_engine_info engines[];
}; };
/* /**
* Data written by the kernel with query DRM_I915_QUERY_PERF_CONFIG. * struct drm_i915_query_perf_config
*
* Data written by the kernel with query %DRM_I915_QUERY_PERF_CONFIG and
* %DRM_I915_QUERY_GEOMETRY_SUBSLICES.
*/ */
struct drm_i915_query_perf_config { struct drm_i915_query_perf_config {
union { union {
/* /**
* When query_item.flags == DRM_I915_QUERY_PERF_CONFIG_LIST, i915 sets * @n_configs:
* this fields to the number of configurations available. *
* When &drm_i915_query_item.flags ==
* %DRM_I915_QUERY_PERF_CONFIG_LIST, i915 sets this fields to
* the number of configurations available.
*/ */
__u64 n_configs; __u64 n_configs;
/* /**
* When query_id == DRM_I915_QUERY_PERF_CONFIG_DATA_FOR_ID, * @config:
* i915 will use the value in this field as configuration *
* identifier to decide what data to write into config_ptr. * When &drm_i915_query_item.flags ==
* %DRM_I915_QUERY_PERF_CONFIG_DATA_FOR_ID, i915 will use the
* value in this field as configuration identifier to decide
* what data to write into config_ptr.
*/ */
__u64 config; __u64 config;
/* /**
* When query_id == DRM_I915_QUERY_PERF_CONFIG_DATA_FOR_UUID, * @uuid:
* i915 will use the value in this field as configuration *
* identifier to decide what data to write into config_ptr. * When &drm_i915_query_item.flags ==
* %DRM_I915_QUERY_PERF_CONFIG_DATA_FOR_UUID, i915 will use the
* value in this field as configuration identifier to decide
* what data to write into config_ptr.
* *
* String formatted like "%08x-%04x-%04x-%04x-%012x" * String formatted like "%08x-%04x-%04x-%04x-%012x"
*/ */
char uuid[36]; char uuid[36];
}; };
/* /**
* @flags:
*
* Unused for now. Must be cleared to zero. * Unused for now. Must be cleared to zero.
*/ */
__u32 flags; __u32 flags;
/* /**
* When query_item.flags == DRM_I915_QUERY_PERF_CONFIG_LIST, i915 will * @data:
* write an array of __u64 of configuration identifiers.
* *
* When query_item.flags == DRM_I915_QUERY_PERF_CONFIG_DATA, i915 will * When &drm_i915_query_item.flags == %DRM_I915_QUERY_PERF_CONFIG_LIST,
* write a struct drm_i915_perf_oa_config. If the following fields of * i915 will write an array of __u64 of configuration identifiers.
* drm_i915_perf_oa_config are set not set to 0, i915 will write into *
* the associated pointers the values of submitted when the * When &drm_i915_query_item.flags == %DRM_I915_QUERY_PERF_CONFIG_DATA,
* i915 will write a struct drm_i915_perf_oa_config. If the following
* fields of struct drm_i915_perf_oa_config are not set to 0, i915 will
* write into the associated pointers the values of submitted when the
* configuration was created : * configuration was created :
* *
* - n_mux_regs * - &drm_i915_perf_oa_config.n_mux_regs
* - n_boolean_regs * - &drm_i915_perf_oa_config.n_boolean_regs
* - n_flex_regs * - &drm_i915_perf_oa_config.n_flex_regs
*/ */
__u8 data[]; __u8 data[];
}; };
...@@ -3134,6 +3315,16 @@ struct drm_i915_query_memory_regions { ...@@ -3134,6 +3315,16 @@ struct drm_i915_query_memory_regions {
struct drm_i915_memory_region_info regions[]; struct drm_i915_memory_region_info regions[];
}; };
/**
* DOC: GuC HWCONFIG blob uAPI
*
* The GuC produces a blob with information about the current device.
* i915 reads this blob from GuC and makes it available via this uAPI.
*
* The format and meaning of the blob content are documented in the
* Programmer's Reference Manual.
*/
/** /**
* struct drm_i915_gem_create_ext - Existing gem_create behaviour, with added * struct drm_i915_gem_create_ext - Existing gem_create behaviour, with added
* extension support using struct i915_user_extension. * extension support using struct i915_user_extension.
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment