Commit 31409fff authored by Lucas De Marchi's avatar Lucas De Marchi

drm/i915: simplify prefixes on device_info

Drop the intel prefix since all these structs are static and prefer
using the 3-letter prefix for each platform.

v2: also remove gen from the device info (Ville)
Signed-off-by: default avatarLucas De Marchi <lucas.demarchi@intel.com>
Acked-by: default avatarJani Nikula <jani.nikula@linux.intel.com>
Acked-by: default avatarVille Syrjälä <ville.syrjala@linux.intel.com>
Reviewed-by: default avatarMatt Roper <matthew.d.roper@intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20191224084012.24241-1-lucas.demarchi@intel.com
parent 38f1cb68
...@@ -193,23 +193,23 @@ ...@@ -193,23 +193,23 @@
GEN_DEFAULT_PAGE_SIZES, \ GEN_DEFAULT_PAGE_SIZES, \
GEN_DEFAULT_REGIONS GEN_DEFAULT_REGIONS
static const struct intel_device_info intel_i830_info = { static const struct intel_device_info i830_info = {
I830_FEATURES, I830_FEATURES,
PLATFORM(INTEL_I830), PLATFORM(INTEL_I830),
}; };
static const struct intel_device_info intel_i845g_info = { static const struct intel_device_info i845g_info = {
I845_FEATURES, I845_FEATURES,
PLATFORM(INTEL_I845G), PLATFORM(INTEL_I845G),
}; };
static const struct intel_device_info intel_i85x_info = { static const struct intel_device_info i85x_info = {
I830_FEATURES, I830_FEATURES,
PLATFORM(INTEL_I85X), PLATFORM(INTEL_I85X),
.display.has_fbc = 1, .display.has_fbc = 1,
}; };
static const struct intel_device_info intel_i865g_info = { static const struct intel_device_info i865g_info = {
I845_FEATURES, I845_FEATURES,
PLATFORM(INTEL_I865G), PLATFORM(INTEL_I865G),
}; };
...@@ -228,7 +228,7 @@ static const struct intel_device_info intel_i865g_info = { ...@@ -228,7 +228,7 @@ static const struct intel_device_info intel_i865g_info = {
GEN_DEFAULT_PAGE_SIZES, \ GEN_DEFAULT_PAGE_SIZES, \
GEN_DEFAULT_REGIONS GEN_DEFAULT_REGIONS
static const struct intel_device_info intel_i915g_info = { static const struct intel_device_info i915g_info = {
GEN3_FEATURES, GEN3_FEATURES,
PLATFORM(INTEL_I915G), PLATFORM(INTEL_I915G),
.has_coherent_ggtt = false, .has_coherent_ggtt = false,
...@@ -239,7 +239,7 @@ static const struct intel_device_info intel_i915g_info = { ...@@ -239,7 +239,7 @@ static const struct intel_device_info intel_i915g_info = {
.unfenced_needs_alignment = 1, .unfenced_needs_alignment = 1,
}; };
static const struct intel_device_info intel_i915gm_info = { static const struct intel_device_info i915gm_info = {
GEN3_FEATURES, GEN3_FEATURES,
PLATFORM(INTEL_I915GM), PLATFORM(INTEL_I915GM),
.is_mobile = 1, .is_mobile = 1,
...@@ -252,7 +252,7 @@ static const struct intel_device_info intel_i915gm_info = { ...@@ -252,7 +252,7 @@ static const struct intel_device_info intel_i915gm_info = {
.unfenced_needs_alignment = 1, .unfenced_needs_alignment = 1,
}; };
static const struct intel_device_info intel_i945g_info = { static const struct intel_device_info i945g_info = {
GEN3_FEATURES, GEN3_FEATURES,
PLATFORM(INTEL_I945G), PLATFORM(INTEL_I945G),
.display.has_hotplug = 1, .display.has_hotplug = 1,
...@@ -263,7 +263,7 @@ static const struct intel_device_info intel_i945g_info = { ...@@ -263,7 +263,7 @@ static const struct intel_device_info intel_i945g_info = {
.unfenced_needs_alignment = 1, .unfenced_needs_alignment = 1,
}; };
static const struct intel_device_info intel_i945gm_info = { static const struct intel_device_info i945gm_info = {
GEN3_FEATURES, GEN3_FEATURES,
PLATFORM(INTEL_I945GM), PLATFORM(INTEL_I945GM),
.is_mobile = 1, .is_mobile = 1,
...@@ -277,21 +277,21 @@ static const struct intel_device_info intel_i945gm_info = { ...@@ -277,21 +277,21 @@ static const struct intel_device_info intel_i945gm_info = {
.unfenced_needs_alignment = 1, .unfenced_needs_alignment = 1,
}; };
static const struct intel_device_info intel_g33_info = { static const struct intel_device_info g33_info = {
GEN3_FEATURES, GEN3_FEATURES,
PLATFORM(INTEL_G33), PLATFORM(INTEL_G33),
.display.has_hotplug = 1, .display.has_hotplug = 1,
.display.has_overlay = 1, .display.has_overlay = 1,
}; };
static const struct intel_device_info intel_pineview_g_info = { static const struct intel_device_info pnv_g_info = {
GEN3_FEATURES, GEN3_FEATURES,
PLATFORM(INTEL_PINEVIEW), PLATFORM(INTEL_PINEVIEW),
.display.has_hotplug = 1, .display.has_hotplug = 1,
.display.has_overlay = 1, .display.has_overlay = 1,
}; };
static const struct intel_device_info intel_pineview_m_info = { static const struct intel_device_info pnv_m_info = {
GEN3_FEATURES, GEN3_FEATURES,
PLATFORM(INTEL_PINEVIEW), PLATFORM(INTEL_PINEVIEW),
.is_mobile = 1, .is_mobile = 1,
...@@ -314,7 +314,7 @@ static const struct intel_device_info intel_pineview_m_info = { ...@@ -314,7 +314,7 @@ static const struct intel_device_info intel_pineview_m_info = {
GEN_DEFAULT_PAGE_SIZES, \ GEN_DEFAULT_PAGE_SIZES, \
GEN_DEFAULT_REGIONS GEN_DEFAULT_REGIONS
static const struct intel_device_info intel_i965g_info = { static const struct intel_device_info i965g_info = {
GEN4_FEATURES, GEN4_FEATURES,
PLATFORM(INTEL_I965G), PLATFORM(INTEL_I965G),
.display.has_overlay = 1, .display.has_overlay = 1,
...@@ -322,7 +322,7 @@ static const struct intel_device_info intel_i965g_info = { ...@@ -322,7 +322,7 @@ static const struct intel_device_info intel_i965g_info = {
.has_snoop = false, .has_snoop = false,
}; };
static const struct intel_device_info intel_i965gm_info = { static const struct intel_device_info i965gm_info = {
GEN4_FEATURES, GEN4_FEATURES,
PLATFORM(INTEL_I965GM), PLATFORM(INTEL_I965GM),
.is_mobile = 1, .is_mobile = 1,
...@@ -333,14 +333,14 @@ static const struct intel_device_info intel_i965gm_info = { ...@@ -333,14 +333,14 @@ static const struct intel_device_info intel_i965gm_info = {
.has_snoop = false, .has_snoop = false,
}; };
static const struct intel_device_info intel_g45_info = { static const struct intel_device_info g45_info = {
GEN4_FEATURES, GEN4_FEATURES,
PLATFORM(INTEL_G45), PLATFORM(INTEL_G45),
.engine_mask = BIT(RCS0) | BIT(VCS0), .engine_mask = BIT(RCS0) | BIT(VCS0),
.gpu_reset_clobbers_display = false, .gpu_reset_clobbers_display = false,
}; };
static const struct intel_device_info intel_gm45_info = { static const struct intel_device_info gm45_info = {
GEN4_FEATURES, GEN4_FEATURES,
PLATFORM(INTEL_GM45), PLATFORM(INTEL_GM45),
.is_mobile = 1, .is_mobile = 1,
...@@ -365,12 +365,12 @@ static const struct intel_device_info intel_gm45_info = { ...@@ -365,12 +365,12 @@ static const struct intel_device_info intel_gm45_info = {
GEN_DEFAULT_PAGE_SIZES, \ GEN_DEFAULT_PAGE_SIZES, \
GEN_DEFAULT_REGIONS GEN_DEFAULT_REGIONS
static const struct intel_device_info intel_ironlake_d_info = { static const struct intel_device_info ilk_d_info = {
GEN5_FEATURES, GEN5_FEATURES,
PLATFORM(INTEL_IRONLAKE), PLATFORM(INTEL_IRONLAKE),
}; };
static const struct intel_device_info intel_ironlake_m_info = { static const struct intel_device_info ilk_m_info = {
GEN5_FEATURES, GEN5_FEATURES,
PLATFORM(INTEL_IRONLAKE), PLATFORM(INTEL_IRONLAKE),
.is_mobile = 1, .is_mobile = 1,
...@@ -400,12 +400,12 @@ static const struct intel_device_info intel_ironlake_m_info = { ...@@ -400,12 +400,12 @@ static const struct intel_device_info intel_ironlake_m_info = {
GEN6_FEATURES, \ GEN6_FEATURES, \
PLATFORM(INTEL_SANDYBRIDGE) PLATFORM(INTEL_SANDYBRIDGE)
static const struct intel_device_info intel_sandybridge_d_gt1_info = { static const struct intel_device_info snb_d_gt1_info = {
SNB_D_PLATFORM, SNB_D_PLATFORM,
.gt = 1, .gt = 1,
}; };
static const struct intel_device_info intel_sandybridge_d_gt2_info = { static const struct intel_device_info snb_d_gt2_info = {
SNB_D_PLATFORM, SNB_D_PLATFORM,
.gt = 2, .gt = 2,
}; };
...@@ -416,12 +416,12 @@ static const struct intel_device_info intel_sandybridge_d_gt2_info = { ...@@ -416,12 +416,12 @@ static const struct intel_device_info intel_sandybridge_d_gt2_info = {
.is_mobile = 1 .is_mobile = 1
static const struct intel_device_info intel_sandybridge_m_gt1_info = { static const struct intel_device_info snb_m_gt1_info = {
SNB_M_PLATFORM, SNB_M_PLATFORM,
.gt = 1, .gt = 1,
}; };
static const struct intel_device_info intel_sandybridge_m_gt2_info = { static const struct intel_device_info snb_m_gt2_info = {
SNB_M_PLATFORM, SNB_M_PLATFORM,
.gt = 2, .gt = 2,
}; };
...@@ -450,12 +450,12 @@ static const struct intel_device_info intel_sandybridge_m_gt2_info = { ...@@ -450,12 +450,12 @@ static const struct intel_device_info intel_sandybridge_m_gt2_info = {
PLATFORM(INTEL_IVYBRIDGE), \ PLATFORM(INTEL_IVYBRIDGE), \
.has_l3_dpf = 1 .has_l3_dpf = 1
static const struct intel_device_info intel_ivybridge_d_gt1_info = { static const struct intel_device_info ivb_d_gt1_info = {
IVB_D_PLATFORM, IVB_D_PLATFORM,
.gt = 1, .gt = 1,
}; };
static const struct intel_device_info intel_ivybridge_d_gt2_info = { static const struct intel_device_info ivb_d_gt2_info = {
IVB_D_PLATFORM, IVB_D_PLATFORM,
.gt = 2, .gt = 2,
}; };
...@@ -466,17 +466,17 @@ static const struct intel_device_info intel_ivybridge_d_gt2_info = { ...@@ -466,17 +466,17 @@ static const struct intel_device_info intel_ivybridge_d_gt2_info = {
.is_mobile = 1, \ .is_mobile = 1, \
.has_l3_dpf = 1 .has_l3_dpf = 1
static const struct intel_device_info intel_ivybridge_m_gt1_info = { static const struct intel_device_info ivb_m_gt1_info = {
IVB_M_PLATFORM, IVB_M_PLATFORM,
.gt = 1, .gt = 1,
}; };
static const struct intel_device_info intel_ivybridge_m_gt2_info = { static const struct intel_device_info ivb_m_gt2_info = {
IVB_M_PLATFORM, IVB_M_PLATFORM,
.gt = 2, .gt = 2,
}; };
static const struct intel_device_info intel_ivybridge_q_info = { static const struct intel_device_info ivb_q_info = {
GEN7_FEATURES, GEN7_FEATURES,
PLATFORM(INTEL_IVYBRIDGE), PLATFORM(INTEL_IVYBRIDGE),
.gt = 2, .gt = 2,
...@@ -484,7 +484,7 @@ static const struct intel_device_info intel_ivybridge_q_info = { ...@@ -484,7 +484,7 @@ static const struct intel_device_info intel_ivybridge_q_info = {
.has_l3_dpf = 1, .has_l3_dpf = 1,
}; };
static const struct intel_device_info intel_valleyview_info = { static const struct intel_device_info vlv_info = {
PLATFORM(INTEL_VALLEYVIEW), PLATFORM(INTEL_VALLEYVIEW),
GEN(7), GEN(7),
.is_lp = 1, .is_lp = 1,
...@@ -523,17 +523,17 @@ static const struct intel_device_info intel_valleyview_info = { ...@@ -523,17 +523,17 @@ static const struct intel_device_info intel_valleyview_info = {
PLATFORM(INTEL_HASWELL), \ PLATFORM(INTEL_HASWELL), \
.has_l3_dpf = 1 .has_l3_dpf = 1
static const struct intel_device_info intel_haswell_gt1_info = { static const struct intel_device_info hsw_gt1_info = {
HSW_PLATFORM, HSW_PLATFORM,
.gt = 1, .gt = 1,
}; };
static const struct intel_device_info intel_haswell_gt2_info = { static const struct intel_device_info hsw_gt2_info = {
HSW_PLATFORM, HSW_PLATFORM,
.gt = 2, .gt = 2,
}; };
static const struct intel_device_info intel_haswell_gt3_info = { static const struct intel_device_info hsw_gt3_info = {
HSW_PLATFORM, HSW_PLATFORM,
.gt = 3, .gt = 3,
}; };
...@@ -551,17 +551,17 @@ static const struct intel_device_info intel_haswell_gt3_info = { ...@@ -551,17 +551,17 @@ static const struct intel_device_info intel_haswell_gt3_info = {
GEN8_FEATURES, \ GEN8_FEATURES, \
PLATFORM(INTEL_BROADWELL) PLATFORM(INTEL_BROADWELL)
static const struct intel_device_info intel_broadwell_gt1_info = { static const struct intel_device_info bdw_gt1_info = {
BDW_PLATFORM, BDW_PLATFORM,
.gt = 1, .gt = 1,
}; };
static const struct intel_device_info intel_broadwell_gt2_info = { static const struct intel_device_info bdw_gt2_info = {
BDW_PLATFORM, BDW_PLATFORM,
.gt = 2, .gt = 2,
}; };
static const struct intel_device_info intel_broadwell_rsvd_info = { static const struct intel_device_info bdw_rsvd_info = {
BDW_PLATFORM, BDW_PLATFORM,
.gt = 3, .gt = 3,
/* According to the device ID those devices are GT3, they were /* According to the device ID those devices are GT3, they were
...@@ -569,14 +569,14 @@ static const struct intel_device_info intel_broadwell_rsvd_info = { ...@@ -569,14 +569,14 @@ static const struct intel_device_info intel_broadwell_rsvd_info = {
*/ */
}; };
static const struct intel_device_info intel_broadwell_gt3_info = { static const struct intel_device_info bdw_gt3_info = {
BDW_PLATFORM, BDW_PLATFORM,
.gt = 3, .gt = 3,
.engine_mask = .engine_mask =
BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1), BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1),
}; };
static const struct intel_device_info intel_cherryview_info = { static const struct intel_device_info chv_info = {
PLATFORM(INTEL_CHERRYVIEW), PLATFORM(INTEL_CHERRYVIEW),
GEN(8), GEN(8),
.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C), .pipe_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C),
...@@ -621,12 +621,12 @@ static const struct intel_device_info intel_cherryview_info = { ...@@ -621,12 +621,12 @@ static const struct intel_device_info intel_cherryview_info = {
GEN9_FEATURES, \ GEN9_FEATURES, \
PLATFORM(INTEL_SKYLAKE) PLATFORM(INTEL_SKYLAKE)
static const struct intel_device_info intel_skylake_gt1_info = { static const struct intel_device_info skl_gt1_info = {
SKL_PLATFORM, SKL_PLATFORM,
.gt = 1, .gt = 1,
}; };
static const struct intel_device_info intel_skylake_gt2_info = { static const struct intel_device_info skl_gt2_info = {
SKL_PLATFORM, SKL_PLATFORM,
.gt = 2, .gt = 2,
}; };
...@@ -637,12 +637,12 @@ static const struct intel_device_info intel_skylake_gt2_info = { ...@@ -637,12 +637,12 @@ static const struct intel_device_info intel_skylake_gt2_info = {
BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1) BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1)
static const struct intel_device_info intel_skylake_gt3_info = { static const struct intel_device_info skl_gt3_info = {
SKL_GT3_PLUS_PLATFORM, SKL_GT3_PLUS_PLATFORM,
.gt = 3, .gt = 3,
}; };
static const struct intel_device_info intel_skylake_gt4_info = { static const struct intel_device_info skl_gt4_info = {
SKL_GT3_PLUS_PLATFORM, SKL_GT3_PLUS_PLATFORM,
.gt = 4, .gt = 4,
}; };
...@@ -679,13 +679,13 @@ static const struct intel_device_info intel_skylake_gt4_info = { ...@@ -679,13 +679,13 @@ static const struct intel_device_info intel_skylake_gt4_info = {
GEN9_DEFAULT_PAGE_SIZES, \ GEN9_DEFAULT_PAGE_SIZES, \
GEN_DEFAULT_REGIONS GEN_DEFAULT_REGIONS
static const struct intel_device_info intel_broxton_info = { static const struct intel_device_info bxt_info = {
GEN9_LP_FEATURES, GEN9_LP_FEATURES,
PLATFORM(INTEL_BROXTON), PLATFORM(INTEL_BROXTON),
.ddb_size = 512, .ddb_size = 512,
}; };
static const struct intel_device_info intel_geminilake_info = { static const struct intel_device_info glk_info = {
GEN9_LP_FEATURES, GEN9_LP_FEATURES,
PLATFORM(INTEL_GEMINILAKE), PLATFORM(INTEL_GEMINILAKE),
.ddb_size = 1024, .ddb_size = 1024,
...@@ -696,17 +696,17 @@ static const struct intel_device_info intel_geminilake_info = { ...@@ -696,17 +696,17 @@ static const struct intel_device_info intel_geminilake_info = {
GEN9_FEATURES, \ GEN9_FEATURES, \
PLATFORM(INTEL_KABYLAKE) PLATFORM(INTEL_KABYLAKE)
static const struct intel_device_info intel_kabylake_gt1_info = { static const struct intel_device_info kbl_gt1_info = {
KBL_PLATFORM, KBL_PLATFORM,
.gt = 1, .gt = 1,
}; };
static const struct intel_device_info intel_kabylake_gt2_info = { static const struct intel_device_info kbl_gt2_info = {
KBL_PLATFORM, KBL_PLATFORM,
.gt = 2, .gt = 2,
}; };
static const struct intel_device_info intel_kabylake_gt3_info = { static const struct intel_device_info kbl_gt3_info = {
KBL_PLATFORM, KBL_PLATFORM,
.gt = 3, .gt = 3,
.engine_mask = .engine_mask =
...@@ -717,17 +717,17 @@ static const struct intel_device_info intel_kabylake_gt3_info = { ...@@ -717,17 +717,17 @@ static const struct intel_device_info intel_kabylake_gt3_info = {
GEN9_FEATURES, \ GEN9_FEATURES, \
PLATFORM(INTEL_COFFEELAKE) PLATFORM(INTEL_COFFEELAKE)
static const struct intel_device_info intel_coffeelake_gt1_info = { static const struct intel_device_info cfl_gt1_info = {
CFL_PLATFORM, CFL_PLATFORM,
.gt = 1, .gt = 1,
}; };
static const struct intel_device_info intel_coffeelake_gt2_info = { static const struct intel_device_info cfl_gt2_info = {
CFL_PLATFORM, CFL_PLATFORM,
.gt = 2, .gt = 2,
}; };
static const struct intel_device_info intel_coffeelake_gt3_info = { static const struct intel_device_info cfl_gt3_info = {
CFL_PLATFORM, CFL_PLATFORM,
.gt = 3, .gt = 3,
.engine_mask = .engine_mask =
...@@ -742,7 +742,7 @@ static const struct intel_device_info intel_coffeelake_gt3_info = { ...@@ -742,7 +742,7 @@ static const struct intel_device_info intel_coffeelake_gt3_info = {
.has_coherent_ggtt = false, \ .has_coherent_ggtt = false, \
GLK_COLORS GLK_COLORS
static const struct intel_device_info intel_cannonlake_info = { static const struct intel_device_info cnl_info = {
GEN10_FEATURES, GEN10_FEATURES,
PLATFORM(INTEL_CANNONLAKE), PLATFORM(INTEL_CANNONLAKE),
.gt = 2, .gt = 2,
...@@ -777,14 +777,14 @@ static const struct intel_device_info intel_cannonlake_info = { ...@@ -777,14 +777,14 @@ static const struct intel_device_info intel_cannonlake_info = {
.has_logical_ring_elsq = 1, \ .has_logical_ring_elsq = 1, \
.color = { .degamma_lut_size = 33, .gamma_lut_size = 262145 } .color = { .degamma_lut_size = 33, .gamma_lut_size = 262145 }
static const struct intel_device_info intel_icelake_11_info = { static const struct intel_device_info icl_info = {
GEN11_FEATURES, GEN11_FEATURES,
PLATFORM(INTEL_ICELAKE), PLATFORM(INTEL_ICELAKE),
.engine_mask = .engine_mask =
BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0) | BIT(VCS2), BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0) | BIT(VCS2),
}; };
static const struct intel_device_info intel_elkhartlake_info = { static const struct intel_device_info ehl_info = {
GEN11_FEATURES, GEN11_FEATURES,
PLATFORM(INTEL_ELKHARTLAKE), PLATFORM(INTEL_ELKHARTLAKE),
.require_force_probe = 1, .require_force_probe = 1,
...@@ -815,7 +815,7 @@ static const struct intel_device_info intel_elkhartlake_info = { ...@@ -815,7 +815,7 @@ static const struct intel_device_info intel_elkhartlake_info = {
.has_global_mocs = 1, \ .has_global_mocs = 1, \
.display.has_dsb = 1 .display.has_dsb = 1
static const struct intel_device_info intel_tigerlake_12_info = { static const struct intel_device_info tgl_info = {
GEN12_FEATURES, GEN12_FEATURES,
PLATFORM(INTEL_TIGERLAKE), PLATFORM(INTEL_TIGERLAKE),
.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D), .pipe_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),
...@@ -840,70 +840,70 @@ static const struct intel_device_info intel_tigerlake_12_info = { ...@@ -840,70 +840,70 @@ static const struct intel_device_info intel_tigerlake_12_info = {
* PCI ID matches, otherwise we'll use the wrong info struct above. * PCI ID matches, otherwise we'll use the wrong info struct above.
*/ */
static const struct pci_device_id pciidlist[] = { static const struct pci_device_id pciidlist[] = {
INTEL_I830_IDS(&intel_i830_info), INTEL_I830_IDS(&i830_info),
INTEL_I845G_IDS(&intel_i845g_info), INTEL_I845G_IDS(&i845g_info),
INTEL_I85X_IDS(&intel_i85x_info), INTEL_I85X_IDS(&i85x_info),
INTEL_I865G_IDS(&intel_i865g_info), INTEL_I865G_IDS(&i865g_info),
INTEL_I915G_IDS(&intel_i915g_info), INTEL_I915G_IDS(&i915g_info),
INTEL_I915GM_IDS(&intel_i915gm_info), INTEL_I915GM_IDS(&i915gm_info),
INTEL_I945G_IDS(&intel_i945g_info), INTEL_I945G_IDS(&i945g_info),
INTEL_I945GM_IDS(&intel_i945gm_info), INTEL_I945GM_IDS(&i945gm_info),
INTEL_I965G_IDS(&intel_i965g_info), INTEL_I965G_IDS(&i965g_info),
INTEL_G33_IDS(&intel_g33_info), INTEL_G33_IDS(&g33_info),
INTEL_I965GM_IDS(&intel_i965gm_info), INTEL_I965GM_IDS(&i965gm_info),
INTEL_GM45_IDS(&intel_gm45_info), INTEL_GM45_IDS(&gm45_info),
INTEL_G45_IDS(&intel_g45_info), INTEL_G45_IDS(&g45_info),
INTEL_PINEVIEW_G_IDS(&intel_pineview_g_info), INTEL_PINEVIEW_G_IDS(&pnv_g_info),
INTEL_PINEVIEW_M_IDS(&intel_pineview_m_info), INTEL_PINEVIEW_M_IDS(&pnv_m_info),
INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), INTEL_IRONLAKE_D_IDS(&ilk_d_info),
INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), INTEL_IRONLAKE_M_IDS(&ilk_m_info),
INTEL_SNB_D_GT1_IDS(&intel_sandybridge_d_gt1_info), INTEL_SNB_D_GT1_IDS(&snb_d_gt1_info),
INTEL_SNB_D_GT2_IDS(&intel_sandybridge_d_gt2_info), INTEL_SNB_D_GT2_IDS(&snb_d_gt2_info),
INTEL_SNB_M_GT1_IDS(&intel_sandybridge_m_gt1_info), INTEL_SNB_M_GT1_IDS(&snb_m_gt1_info),
INTEL_SNB_M_GT2_IDS(&intel_sandybridge_m_gt2_info), INTEL_SNB_M_GT2_IDS(&snb_m_gt2_info),
INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ INTEL_IVB_Q_IDS(&ivb_q_info), /* must be first IVB */
INTEL_IVB_M_GT1_IDS(&intel_ivybridge_m_gt1_info), INTEL_IVB_M_GT1_IDS(&ivb_m_gt1_info),
INTEL_IVB_M_GT2_IDS(&intel_ivybridge_m_gt2_info), INTEL_IVB_M_GT2_IDS(&ivb_m_gt2_info),
INTEL_IVB_D_GT1_IDS(&intel_ivybridge_d_gt1_info), INTEL_IVB_D_GT1_IDS(&ivb_d_gt1_info),
INTEL_IVB_D_GT2_IDS(&intel_ivybridge_d_gt2_info), INTEL_IVB_D_GT2_IDS(&ivb_d_gt2_info),
INTEL_HSW_GT1_IDS(&intel_haswell_gt1_info), INTEL_HSW_GT1_IDS(&hsw_gt1_info),
INTEL_HSW_GT2_IDS(&intel_haswell_gt2_info), INTEL_HSW_GT2_IDS(&hsw_gt2_info),
INTEL_HSW_GT3_IDS(&intel_haswell_gt3_info), INTEL_HSW_GT3_IDS(&hsw_gt3_info),
INTEL_VLV_IDS(&intel_valleyview_info), INTEL_VLV_IDS(&vlv_info),
INTEL_BDW_GT1_IDS(&intel_broadwell_gt1_info), INTEL_BDW_GT1_IDS(&bdw_gt1_info),
INTEL_BDW_GT2_IDS(&intel_broadwell_gt2_info), INTEL_BDW_GT2_IDS(&bdw_gt2_info),
INTEL_BDW_GT3_IDS(&intel_broadwell_gt3_info), INTEL_BDW_GT3_IDS(&bdw_gt3_info),
INTEL_BDW_RSVD_IDS(&intel_broadwell_rsvd_info), INTEL_BDW_RSVD_IDS(&bdw_rsvd_info),
INTEL_CHV_IDS(&intel_cherryview_info), INTEL_CHV_IDS(&chv_info),
INTEL_SKL_GT1_IDS(&intel_skylake_gt1_info), INTEL_SKL_GT1_IDS(&skl_gt1_info),
INTEL_SKL_GT2_IDS(&intel_skylake_gt2_info), INTEL_SKL_GT2_IDS(&skl_gt2_info),
INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info), INTEL_SKL_GT3_IDS(&skl_gt3_info),
INTEL_SKL_GT4_IDS(&intel_skylake_gt4_info), INTEL_SKL_GT4_IDS(&skl_gt4_info),
INTEL_BXT_IDS(&intel_broxton_info), INTEL_BXT_IDS(&bxt_info),
INTEL_GLK_IDS(&intel_geminilake_info), INTEL_GLK_IDS(&glk_info),
INTEL_KBL_GT1_IDS(&intel_kabylake_gt1_info), INTEL_KBL_GT1_IDS(&kbl_gt1_info),
INTEL_KBL_GT2_IDS(&intel_kabylake_gt2_info), INTEL_KBL_GT2_IDS(&kbl_gt2_info),
INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info), INTEL_KBL_GT3_IDS(&kbl_gt3_info),
INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info), INTEL_KBL_GT4_IDS(&kbl_gt3_info),
INTEL_AML_KBL_GT2_IDS(&intel_kabylake_gt2_info), INTEL_AML_KBL_GT2_IDS(&kbl_gt2_info),
INTEL_CFL_S_GT1_IDS(&intel_coffeelake_gt1_info), INTEL_CFL_S_GT1_IDS(&cfl_gt1_info),
INTEL_CFL_S_GT2_IDS(&intel_coffeelake_gt2_info), INTEL_CFL_S_GT2_IDS(&cfl_gt2_info),
INTEL_CFL_H_GT1_IDS(&intel_coffeelake_gt1_info), INTEL_CFL_H_GT1_IDS(&cfl_gt1_info),
INTEL_CFL_H_GT2_IDS(&intel_coffeelake_gt2_info), INTEL_CFL_H_GT2_IDS(&cfl_gt2_info),
INTEL_CFL_U_GT2_IDS(&intel_coffeelake_gt2_info), INTEL_CFL_U_GT2_IDS(&cfl_gt2_info),
INTEL_CFL_U_GT3_IDS(&intel_coffeelake_gt3_info), INTEL_CFL_U_GT3_IDS(&cfl_gt3_info),
INTEL_WHL_U_GT1_IDS(&intel_coffeelake_gt1_info), INTEL_WHL_U_GT1_IDS(&cfl_gt1_info),
INTEL_WHL_U_GT2_IDS(&intel_coffeelake_gt2_info), INTEL_WHL_U_GT2_IDS(&cfl_gt2_info),
INTEL_AML_CFL_GT2_IDS(&intel_coffeelake_gt2_info), INTEL_AML_CFL_GT2_IDS(&cfl_gt2_info),
INTEL_WHL_U_GT3_IDS(&intel_coffeelake_gt3_info), INTEL_WHL_U_GT3_IDS(&cfl_gt3_info),
INTEL_CML_GT1_IDS(&intel_coffeelake_gt1_info), INTEL_CML_GT1_IDS(&cfl_gt1_info),
INTEL_CML_GT2_IDS(&intel_coffeelake_gt2_info), INTEL_CML_GT2_IDS(&cfl_gt2_info),
INTEL_CML_U_GT1_IDS(&intel_coffeelake_gt1_info), INTEL_CML_U_GT1_IDS(&cfl_gt1_info),
INTEL_CML_U_GT2_IDS(&intel_coffeelake_gt2_info), INTEL_CML_U_GT2_IDS(&cfl_gt2_info),
INTEL_CNL_IDS(&intel_cannonlake_info), INTEL_CNL_IDS(&cnl_info),
INTEL_ICL_11_IDS(&intel_icelake_11_info), INTEL_ICL_11_IDS(&icl_info),
INTEL_EHL_IDS(&intel_elkhartlake_info), INTEL_EHL_IDS(&ehl_info),
INTEL_TGL_12_IDS(&intel_tigerlake_12_info), INTEL_TGL_12_IDS(&tgl_info),
{0, 0, 0} {0, 0, 0}
}; };
MODULE_DEVICE_TABLE(pci, pciidlist); MODULE_DEVICE_TABLE(pci, pciidlist);
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment