Commit 4bdb7aa7 authored by Simon Horman's avatar Simon Horman

ARM: dts: r8a7790: add soc node

Add soc node to represent the bus and move all nodes with a base address
into this node. This is consistent with handling of R-Car Gen3, RZ/G1, and
R-Car V2H (R8A77920) SoCs upstream. It is intended to migrate other R-Car
Gen2 SoCs to this scheme.

The ordering is derived from simply moving each node with an address up to
before any nodes without a base address that occur before the soc node.  To
improve maintainability follow-up patches will sort subnodes of both the
new soc node and the root node.

This patch should not introduce any functional change.
Signed-off-by: default avatarSimon Horman <horms+renesas@verge.net.au>
Reviewed-by: default avatarNiklas Söderlund <niklas.soderlund+renesas@ragnatech.se>
Reviewed-by: default avatarGeert Uytterhoeven <geert+renesas@glider.be>
parent 41b3568d
...@@ -17,7 +17,6 @@ ...@@ -17,7 +17,6 @@
/ { / {
compatible = "renesas,r8a7790"; compatible = "renesas,r8a7790";
interrupt-parent = <&gic>;
#address-cells = <2>; #address-cells = <2>;
#size-cells = <2>; #size-cells = <2>;
...@@ -159,981 +158,1524 @@ L2_CA7: cache-controller-1 { ...@@ -159,981 +158,1524 @@ L2_CA7: cache-controller-1 {
}; };
}; };
thermal-zones { soc {
cpu_thermal: cpu-thermal { compatible = "simple-bus";
polling-delay-passive = <0>; interrupt-parent = <&gic>;
polling-delay = <0>;
thermal-sensors = <&thermal>; #address-cells = <2>;
#size-cells = <2>;
ranges;
trips { apmu@e6151000 {
cpu-crit { compatible = "renesas,r8a7790-apmu", "renesas,apmu";
temperature = <95000>; reg = <0 0xe6151000 0 0x188>;
hysteresis = <0>; cpus = <&cpu4 &cpu5 &cpu6 &cpu7>;
type = "critical";
};
};
cooling-maps {
};
}; };
};
apmu@e6151000 { apmu@e6152000 {
compatible = "renesas,r8a7790-apmu", "renesas,apmu"; compatible = "renesas,r8a7790-apmu", "renesas,apmu";
reg = <0 0xe6151000 0 0x188>; reg = <0 0xe6152000 0 0x188>;
cpus = <&cpu4 &cpu5 &cpu6 &cpu7>; cpus = <&cpu0 &cpu1 &cpu2 &cpu3>;
}; };
apmu@e6152000 { gic: interrupt-controller@f1001000 {
compatible = "renesas,r8a7790-apmu", "renesas,apmu"; compatible = "arm,gic-400";
reg = <0 0xe6152000 0 0x188>; #interrupt-cells = <3>;
cpus = <&cpu0 &cpu1 &cpu2 &cpu3>; #address-cells = <0>;
}; interrupt-controller;
reg = <0 0xf1001000 0 0x1000>, <0 0xf1002000 0 0x2000>,
<0 0xf1004000 0 0x2000>, <0 0xf1006000 0 0x2000>;
interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
clocks = <&cpg CPG_MOD 408>;
clock-names = "clk";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 408>;
};
gic: interrupt-controller@f1001000 { gpio0: gpio@e6050000 {
compatible = "arm,gic-400"; compatible = "renesas,gpio-r8a7790",
#interrupt-cells = <3>; "renesas,rcar-gen2-gpio";
#address-cells = <0>; reg = <0 0xe6050000 0 0x50>;
interrupt-controller; interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
reg = <0 0xf1001000 0 0x1000>, #gpio-cells = <2>;
<0 0xf1002000 0 0x2000>, gpio-controller;
<0 0xf1004000 0 0x2000>, gpio-ranges = <&pfc 0 0 32>;
<0 0xf1006000 0 0x2000>; #interrupt-cells = <2>;
interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; interrupt-controller;
clocks = <&cpg CPG_MOD 408>; clocks = <&cpg CPG_MOD 912>;
clock-names = "clk"; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; resets = <&cpg 912>;
resets = <&cpg 408>; };
};
gpio0: gpio@e6050000 { gpio1: gpio@e6051000 {
compatible = "renesas,gpio-r8a7790", "renesas,rcar-gen2-gpio"; compatible = "renesas,gpio-r8a7790",
reg = <0 0xe6050000 0 0x50>; "renesas,rcar-gen2-gpio";
interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6051000 0 0x50>;
#gpio-cells = <2>; interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
gpio-controller; #gpio-cells = <2>;
gpio-ranges = <&pfc 0 0 32>; gpio-controller;
#interrupt-cells = <2>; gpio-ranges = <&pfc 0 32 30>;
interrupt-controller; #interrupt-cells = <2>;
clocks = <&cpg CPG_MOD 912>; interrupt-controller;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 911>;
resets = <&cpg 912>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
}; resets = <&cpg 911>;
};
gpio1: gpio@e6051000 { gpio2: gpio@e6052000 {
compatible = "renesas,gpio-r8a7790", "renesas,rcar-gen2-gpio"; compatible = "renesas,gpio-r8a7790",
reg = <0 0xe6051000 0 0x50>; "renesas,rcar-gen2-gpio";
interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6052000 0 0x50>;
#gpio-cells = <2>; interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
gpio-controller; #gpio-cells = <2>;
gpio-ranges = <&pfc 0 32 30>; gpio-controller;
#interrupt-cells = <2>; gpio-ranges = <&pfc 0 64 30>;
interrupt-controller; #interrupt-cells = <2>;
clocks = <&cpg CPG_MOD 911>; interrupt-controller;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 910>;
resets = <&cpg 911>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
}; resets = <&cpg 910>;
};
gpio2: gpio@e6052000 { gpio3: gpio@e6053000 {
compatible = "renesas,gpio-r8a7790", "renesas,rcar-gen2-gpio"; compatible = "renesas,gpio-r8a7790",
reg = <0 0xe6052000 0 0x50>; "renesas,rcar-gen2-gpio";
interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6053000 0 0x50>;
#gpio-cells = <2>; interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
gpio-controller; #gpio-cells = <2>;
gpio-ranges = <&pfc 0 64 30>; gpio-controller;
#interrupt-cells = <2>; gpio-ranges = <&pfc 0 96 32>;
interrupt-controller; #interrupt-cells = <2>;
clocks = <&cpg CPG_MOD 910>; interrupt-controller;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 909>;
resets = <&cpg 910>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
}; resets = <&cpg 909>;
};
gpio3: gpio@e6053000 { gpio4: gpio@e6054000 {
compatible = "renesas,gpio-r8a7790", "renesas,rcar-gen2-gpio"; compatible = "renesas,gpio-r8a7790",
reg = <0 0xe6053000 0 0x50>; "renesas,rcar-gen2-gpio";
interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6054000 0 0x50>;
#gpio-cells = <2>; interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
gpio-controller; #gpio-cells = <2>;
gpio-ranges = <&pfc 0 96 32>; gpio-controller;
#interrupt-cells = <2>; gpio-ranges = <&pfc 0 128 32>;
interrupt-controller; #interrupt-cells = <2>;
clocks = <&cpg CPG_MOD 909>; interrupt-controller;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 908>;
resets = <&cpg 909>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
}; resets = <&cpg 908>;
};
gpio4: gpio@e6054000 { gpio5: gpio@e6055000 {
compatible = "renesas,gpio-r8a7790", "renesas,rcar-gen2-gpio"; compatible = "renesas,gpio-r8a7790",
reg = <0 0xe6054000 0 0x50>; "renesas,rcar-gen2-gpio";
interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6055000 0 0x50>;
#gpio-cells = <2>; interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
gpio-controller; #gpio-cells = <2>;
gpio-ranges = <&pfc 0 128 32>; gpio-controller;
#interrupt-cells = <2>; gpio-ranges = <&pfc 0 160 32>;
interrupt-controller; #interrupt-cells = <2>;
clocks = <&cpg CPG_MOD 908>; interrupt-controller;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 907>;
resets = <&cpg 908>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
}; resets = <&cpg 907>;
};
gpio5: gpio@e6055000 { thermal: thermal@e61f0000 {
compatible = "renesas,gpio-r8a7790", "renesas,rcar-gen2-gpio"; compatible = "renesas,thermal-r8a7790",
reg = <0 0xe6055000 0 0x50>; "renesas,rcar-gen2-thermal",
interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; "renesas,rcar-thermal";
#gpio-cells = <2>; reg = <0 0xe61f0000 0 0x10>, <0 0xe61f0100 0 0x38>;
gpio-controller; interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
gpio-ranges = <&pfc 0 160 32>; clocks = <&cpg CPG_MOD 522>;
#interrupt-cells = <2>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
interrupt-controller; resets = <&cpg 522>;
clocks = <&cpg CPG_MOD 907>; #thermal-sensor-cells = <0>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; };
resets = <&cpg 907>;
};
thermal: thermal@e61f0000 { cmt0: timer@ffca0000 {
compatible = "renesas,thermal-r8a7790", compatible = "renesas,r8a7790-cmt0",
"renesas,rcar-gen2-thermal", "renesas,rcar-gen2-cmt0";
"renesas,rcar-thermal"; reg = <0 0xffca0000 0 0x1004>;
reg = <0 0xe61f0000 0 0x10>, <0 0xe61f0100 0 0x38>; interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 522>; clocks = <&cpg CPG_MOD 124>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; clock-names = "fck";
resets = <&cpg 522>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
#thermal-sensor-cells = <0>; resets = <&cpg 124>;
};
status = "disabled";
};
timer { cmt1: timer@e6130000 {
compatible = "arm,armv7-timer"; compatible = "renesas,r8a7790-cmt1",
interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, "renesas,rcar-gen2-cmt1";
<GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, reg = <0 0xe6130000 0 0x1004>;
<GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
<GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
}; <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 329>;
clock-names = "fck";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 329>;
status = "disabled";
};
cmt0: timer@ffca0000 { irqc0: interrupt-controller@e61c0000 {
compatible = "renesas,r8a7790-cmt0", "renesas,rcar-gen2-cmt0"; compatible = "renesas,irqc-r8a7790", "renesas,irqc";
reg = <0 0xffca0000 0 0x1004>; #interrupt-cells = <2>;
interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, interrupt-controller;
<GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe61c0000 0 0x200>;
clocks = <&cpg CPG_MOD 124>; interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
clock-names = "fck"; <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
resets = <&cpg 124>; <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 407>;
status = "disabled"; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
}; resets = <&cpg 407>;
};
cmt1: timer@e6130000 { dmac0: dma-controller@e6700000 {
compatible = "renesas,r8a7790-cmt1", "renesas,rcar-gen2-cmt1"; compatible = "renesas,dmac-r8a7790",
reg = <0 0xe6130000 0 0x1004>; "renesas,rcar-dmac";
interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, reg = <0 0xe6700000 0 0x20000>;
<GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH
<GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH
<GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH
<GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH
<GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>, GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH
<GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>, GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH
<GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>; GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH
clocks = <&cpg CPG_MOD 329>; GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH
clock-names = "fck"; GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH
resets = <&cpg 329>; GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH
status = "disabled"; GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH
}; GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "error",
"ch0", "ch1", "ch2", "ch3",
"ch4", "ch5", "ch6", "ch7",
"ch8", "ch9", "ch10", "ch11",
"ch12", "ch13", "ch14";
clocks = <&cpg CPG_MOD 219>;
clock-names = "fck";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 219>;
#dma-cells = <1>;
dma-channels = <15>;
};
irqc0: interrupt-controller@e61c0000 { dmac1: dma-controller@e6720000 {
compatible = "renesas,irqc-r8a7790", "renesas,irqc"; compatible = "renesas,dmac-r8a7790",
#interrupt-cells = <2>; "renesas,rcar-dmac";
interrupt-controller; reg = <0 0xe6720000 0 0x20000>;
reg = <0 0xe61c0000 0 0x200>; interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH
interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH
<GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH
<GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH
<GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH
clocks = <&cpg CPG_MOD 407>; GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH
resets = <&cpg 407>; GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH
}; GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "error",
"ch0", "ch1", "ch2", "ch3",
"ch4", "ch5", "ch6", "ch7",
"ch8", "ch9", "ch10", "ch11",
"ch12", "ch13", "ch14";
clocks = <&cpg CPG_MOD 218>;
clock-names = "fck";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 218>;
#dma-cells = <1>;
dma-channels = <15>;
};
dmac0: dma-controller@e6700000 { audma0: dma-controller@ec700000 {
compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac"; compatible = "renesas,dmac-r8a7790",
reg = <0 0xe6700000 0 0x20000>; "renesas,rcar-dmac";
interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH reg = <0 0xec700000 0 0x10000>;
GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH interrupts = <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>;
GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>; interrupt-names = "error",
interrupt-names = "error", "ch0", "ch1", "ch2", "ch3",
"ch0", "ch1", "ch2", "ch3", "ch4", "ch5", "ch6", "ch7",
"ch4", "ch5", "ch6", "ch7", "ch8", "ch9", "ch10", "ch11",
"ch8", "ch9", "ch10", "ch11", "ch12";
"ch12", "ch13", "ch14"; clocks = <&cpg CPG_MOD 502>;
clocks = <&cpg CPG_MOD 219>; clock-names = "fck";
clock-names = "fck"; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; resets = <&cpg 502>;
resets = <&cpg 219>; #dma-cells = <1>;
#dma-cells = <1>; dma-channels = <13>;
dma-channels = <15>; };
};
dmac1: dma-controller@e6720000 { audma1: dma-controller@ec720000 {
compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac"; compatible = "renesas,dmac-r8a7790",
reg = <0 0xe6720000 0 0x20000>; "renesas,rcar-dmac";
interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH reg = <0 0xec720000 0 0x10000>;
GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>;
GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>; interrupt-names = "error",
interrupt-names = "error", "ch0", "ch1", "ch2", "ch3",
"ch0", "ch1", "ch2", "ch3", "ch4", "ch5", "ch6", "ch7",
"ch4", "ch5", "ch6", "ch7", "ch8", "ch9", "ch10", "ch11",
"ch8", "ch9", "ch10", "ch11", "ch12";
"ch12", "ch13", "ch14"; clocks = <&cpg CPG_MOD 501>;
clocks = <&cpg CPG_MOD 218>; clock-names = "fck";
clock-names = "fck"; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; resets = <&cpg 501>;
resets = <&cpg 218>; #dma-cells = <1>;
#dma-cells = <1>; dma-channels = <13>;
dma-channels = <15>; };
};
audma0: dma-controller@ec700000 { usb_dmac0: dma-controller@e65a0000 {
compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac"; compatible = "renesas,r8a7790-usb-dmac",
reg = <0 0xec700000 0 0x10000>; "renesas,usb-dmac";
interrupts = <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH reg = <0 0xe65a0000 0 0x100>;
GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH interrupt-names = "ch0", "ch1";
GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH clocks = <&cpg CPG_MOD 330>;
GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH resets = <&cpg 330>;
GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH #dma-cells = <1>;
GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH dma-channels = <2>;
GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH };
GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "error",
"ch0", "ch1", "ch2", "ch3",
"ch4", "ch5", "ch6", "ch7",
"ch8", "ch9", "ch10", "ch11",
"ch12";
clocks = <&cpg CPG_MOD 502>;
clock-names = "fck";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 502>;
#dma-cells = <1>;
dma-channels = <13>;
};
audma1: dma-controller@ec720000 { usb_dmac1: dma-controller@e65b0000 {
compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac"; compatible = "renesas,r8a7790-usb-dmac",
reg = <0 0xec720000 0 0x10000>; "renesas,usb-dmac";
interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH reg = <0 0xe65b0000 0 0x100>;
GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH interrupt-names = "ch0", "ch1";
GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH clocks = <&cpg CPG_MOD 331>;
GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH resets = <&cpg 331>;
GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH #dma-cells = <1>;
GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH dma-channels = <2>;
GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH };
GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "error",
"ch0", "ch1", "ch2", "ch3",
"ch4", "ch5", "ch6", "ch7",
"ch8", "ch9", "ch10", "ch11",
"ch12";
clocks = <&cpg CPG_MOD 501>;
clock-names = "fck";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 501>;
#dma-cells = <1>;
dma-channels = <13>;
};
usb_dmac0: dma-controller@e65a0000 { i2c0: i2c@e6508000 {
compatible = "renesas,r8a7790-usb-dmac", "renesas,usb-dmac"; #address-cells = <1>;
reg = <0 0xe65a0000 0 0x100>; #size-cells = <0>;
interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH compatible = "renesas,i2c-r8a7790",
GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; "renesas,rcar-gen2-i2c";
interrupt-names = "ch0", "ch1"; reg = <0 0xe6508000 0 0x40>;
clocks = <&cpg CPG_MOD 330>; interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 931>;
resets = <&cpg 330>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
#dma-cells = <1>; resets = <&cpg 931>;
dma-channels = <2>; i2c-scl-internal-delay-ns = <110>;
}; status = "disabled";
};
usb_dmac1: dma-controller@e65b0000 { i2c1: i2c@e6518000 {
compatible = "renesas,r8a7790-usb-dmac", "renesas,usb-dmac"; #address-cells = <1>;
reg = <0 0xe65b0000 0 0x100>; #size-cells = <0>;
interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH compatible = "renesas,i2c-r8a7790",
GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; "renesas,rcar-gen2-i2c";
interrupt-names = "ch0", "ch1"; reg = <0 0xe6518000 0 0x40>;
clocks = <&cpg CPG_MOD 331>; interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 930>;
resets = <&cpg 331>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
#dma-cells = <1>; resets = <&cpg 930>;
dma-channels = <2>; i2c-scl-internal-delay-ns = <6>;
}; status = "disabled";
};
i2c0: i2c@e6508000 { i2c2: i2c@e6530000 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
compatible = "renesas,i2c-r8a7790", "renesas,rcar-gen2-i2c"; compatible = "renesas,i2c-r8a7790",
reg = <0 0xe6508000 0 0x40>; "renesas,rcar-gen2-i2c";
interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6530000 0 0x40>;
clocks = <&cpg CPG_MOD 931>; interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 929>;
resets = <&cpg 931>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
i2c-scl-internal-delay-ns = <110>; resets = <&cpg 929>;
status = "disabled"; i2c-scl-internal-delay-ns = <6>;
}; status = "disabled";
};
i2c1: i2c@e6518000 { i2c3: i2c@e6540000 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
compatible = "renesas,i2c-r8a7790", "renesas,rcar-gen2-i2c"; compatible = "renesas,i2c-r8a7790",
reg = <0 0xe6518000 0 0x40>; "renesas,rcar-gen2-i2c";
interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6540000 0 0x40>;
clocks = <&cpg CPG_MOD 930>; interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 928>;
resets = <&cpg 930>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
i2c-scl-internal-delay-ns = <6>; resets = <&cpg 928>;
status = "disabled"; i2c-scl-internal-delay-ns = <110>;
}; status = "disabled";
};
i2c2: i2c@e6530000 { iic0: i2c@e6500000 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
compatible = "renesas,i2c-r8a7790", "renesas,rcar-gen2-i2c"; compatible = "renesas,iic-r8a7790",
reg = <0 0xe6530000 0 0x40>; "renesas,rcar-gen2-iic",
interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>; "renesas,rmobile-iic";
clocks = <&cpg CPG_MOD 929>; reg = <0 0xe6500000 0 0x425>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
resets = <&cpg 929>; clocks = <&cpg CPG_MOD 318>;
i2c-scl-internal-delay-ns = <6>; dmas = <&dmac0 0x61>, <&dmac0 0x62>,
status = "disabled"; <&dmac1 0x61>, <&dmac1 0x62>;
}; dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 318>;
status = "disabled";
};
i2c3: i2c@e6540000 { iic1: i2c@e6510000 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
compatible = "renesas,i2c-r8a7790", "renesas,rcar-gen2-i2c"; compatible = "renesas,iic-r8a7790",
reg = <0 0xe6540000 0 0x40>; "renesas,rcar-gen2-iic",
interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>; "renesas,rmobile-iic";
clocks = <&cpg CPG_MOD 928>; reg = <0 0xe6510000 0 0x425>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
resets = <&cpg 928>; clocks = <&cpg CPG_MOD 323>;
i2c-scl-internal-delay-ns = <110>; dmas = <&dmac0 0x65>, <&dmac0 0x66>,
status = "disabled"; <&dmac1 0x65>, <&dmac1 0x66>;
}; dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 323>;
status = "disabled";
};
iic0: i2c@e6500000 { iic2: i2c@e6520000 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
compatible = "renesas,iic-r8a7790", "renesas,rcar-gen2-iic", compatible = "renesas,iic-r8a7790",
"renesas,rmobile-iic"; "renesas,rcar-gen2-iic",
reg = <0 0xe6500000 0 0x425>; "renesas,rmobile-iic";
interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6520000 0 0x425>;
clocks = <&cpg CPG_MOD 318>; interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&dmac0 0x61>, <&dmac0 0x62>, clocks = <&cpg CPG_MOD 300>;
<&dmac1 0x61>, <&dmac1 0x62>; dmas = <&dmac0 0x69>, <&dmac0 0x6a>,
dma-names = "tx", "rx", "tx", "rx"; <&dmac1 0x69>, <&dmac1 0x6a>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; dma-names = "tx", "rx", "tx", "rx";
resets = <&cpg 318>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
status = "disabled"; resets = <&cpg 300>;
}; status = "disabled";
};
iic1: i2c@e6510000 { iic3: i2c@e60b0000 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
compatible = "renesas,iic-r8a7790", "renesas,rcar-gen2-iic", compatible = "renesas,iic-r8a7790",
"renesas,rmobile-iic"; "renesas,rcar-gen2-iic",
reg = <0 0xe6510000 0 0x425>; "renesas,rmobile-iic";
interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe60b0000 0 0x425>;
clocks = <&cpg CPG_MOD 323>; interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&dmac0 0x65>, <&dmac0 0x66>, clocks = <&cpg CPG_MOD 926>;
<&dmac1 0x65>, <&dmac1 0x66>; dmas = <&dmac0 0x77>, <&dmac0 0x78>,
dma-names = "tx", "rx", "tx", "rx"; <&dmac1 0x77>, <&dmac1 0x78>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; dma-names = "tx", "rx", "tx", "rx";
resets = <&cpg 323>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
status = "disabled"; resets = <&cpg 926>;
}; status = "disabled";
};
iic2: i2c@e6520000 { mmcif0: mmc@ee200000 {
#address-cells = <1>; compatible = "renesas,mmcif-r8a7790",
#size-cells = <0>; "renesas,sh-mmcif";
compatible = "renesas,iic-r8a7790", "renesas,rcar-gen2-iic", reg = <0 0xee200000 0 0x80>;
"renesas,rmobile-iic"; interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
reg = <0 0xe6520000 0 0x425>; clocks = <&cpg CPG_MOD 315>;
interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>; dmas = <&dmac0 0xd1>, <&dmac0 0xd2>,
clocks = <&cpg CPG_MOD 300>; <&dmac1 0xd1>, <&dmac1 0xd2>;
dmas = <&dmac0 0x69>, <&dmac0 0x6a>, dma-names = "tx", "rx", "tx", "rx";
<&dmac1 0x69>, <&dmac1 0x6a>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
dma-names = "tx", "rx", "tx", "rx"; resets = <&cpg 315>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; reg-io-width = <4>;
resets = <&cpg 300>; status = "disabled";
status = "disabled"; max-frequency = <97500000>;
}; };
iic3: i2c@e60b0000 { mmcif1: mmc@ee220000 {
#address-cells = <1>; compatible = "renesas,mmcif-r8a7790",
#size-cells = <0>; "renesas,sh-mmcif";
compatible = "renesas,iic-r8a7790", "renesas,rcar-gen2-iic", reg = <0 0xee220000 0 0x80>;
"renesas,rmobile-iic"; interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>;
reg = <0 0xe60b0000 0 0x425>; clocks = <&cpg CPG_MOD 305>;
interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>; dmas = <&dmac0 0xe1>, <&dmac0 0xe2>,
clocks = <&cpg CPG_MOD 926>; <&dmac1 0xe1>, <&dmac1 0xe2>;
dmas = <&dmac0 0x77>, <&dmac0 0x78>, dma-names = "tx", "rx", "tx", "rx";
<&dmac1 0x77>, <&dmac1 0x78>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
dma-names = "tx", "rx", "tx", "rx"; resets = <&cpg 305>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; reg-io-width = <4>;
resets = <&cpg 926>; status = "disabled";
status = "disabled"; max-frequency = <97500000>;
}; };
mmcif0: mmc@ee200000 { pfc: pin-controller@e6060000 {
compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif"; compatible = "renesas,pfc-r8a7790";
reg = <0 0xee200000 0 0x80>; reg = <0 0xe6060000 0 0x250>;
interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>; };
clocks = <&cpg CPG_MOD 315>;
dmas = <&dmac0 0xd1>, <&dmac0 0xd2>,
<&dmac1 0xd1>, <&dmac1 0xd2>;
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 315>;
reg-io-width = <4>;
status = "disabled";
max-frequency = <97500000>;
};
mmcif1: mmc@ee220000 { sdhi0: sd@ee100000 {
compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif"; compatible = "renesas,sdhi-r8a7790",
reg = <0 0xee220000 0 0x80>; "renesas,rcar-gen2-sdhi";
interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xee100000 0 0x328>;
clocks = <&cpg CPG_MOD 305>; interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&dmac0 0xe1>, <&dmac0 0xe2>, clocks = <&cpg CPG_MOD 314>;
<&dmac1 0xe1>, <&dmac1 0xe2>; dmas = <&dmac0 0xcd>, <&dmac0 0xce>,
dma-names = "tx", "rx", "tx", "rx"; <&dmac1 0xcd>, <&dmac1 0xce>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; dma-names = "tx", "rx", "tx", "rx";
resets = <&cpg 305>; max-frequency = <195000000>;
reg-io-width = <4>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
status = "disabled"; resets = <&cpg 314>;
max-frequency = <97500000>; status = "disabled";
}; };
pfc: pin-controller@e6060000 { sdhi1: sd@ee120000 {
compatible = "renesas,pfc-r8a7790"; compatible = "renesas,sdhi-r8a7790",
reg = <0 0xe6060000 0 0x250>; "renesas,rcar-gen2-sdhi";
}; reg = <0 0xee120000 0 0x328>;
interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 313>;
dmas = <&dmac0 0xc9>, <&dmac0 0xca>,
<&dmac1 0xc9>, <&dmac1 0xca>;
dma-names = "tx", "rx", "tx", "rx";
max-frequency = <195000000>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 313>;
status = "disabled";
};
sdhi0: sd@ee100000 { sdhi2: sd@ee140000 {
compatible = "renesas,sdhi-r8a7790", compatible = "renesas,sdhi-r8a7790",
"renesas,rcar-gen2-sdhi"; "renesas,rcar-gen2-sdhi";
reg = <0 0xee100000 0 0x328>; reg = <0 0xee140000 0 0x100>;
interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 314>; clocks = <&cpg CPG_MOD 312>;
dmas = <&dmac0 0xcd>, <&dmac0 0xce>, dmas = <&dmac0 0xc1>, <&dmac0 0xc2>,
<&dmac1 0xcd>, <&dmac1 0xce>; <&dmac1 0xc1>, <&dmac1 0xc2>;
dma-names = "tx", "rx", "tx", "rx"; dma-names = "tx", "rx", "tx", "rx";
max-frequency = <195000000>; max-frequency = <97500000>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 314>; resets = <&cpg 312>;
status = "disabled"; status = "disabled";
}; };
sdhi1: sd@ee120000 { sdhi3: sd@ee160000 {
compatible = "renesas,sdhi-r8a7790", compatible = "renesas,sdhi-r8a7790",
"renesas,rcar-gen2-sdhi"; "renesas,rcar-gen2-sdhi";
reg = <0 0xee120000 0 0x328>; reg = <0 0xee160000 0 0x100>;
interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 313>; clocks = <&cpg CPG_MOD 311>;
dmas = <&dmac0 0xc9>, <&dmac0 0xca>, dmas = <&dmac0 0xd3>, <&dmac0 0xd4>,
<&dmac1 0xc9>, <&dmac1 0xca>; <&dmac1 0xd3>, <&dmac1 0xd4>;
dma-names = "tx", "rx", "tx", "rx"; dma-names = "tx", "rx", "tx", "rx";
max-frequency = <195000000>; max-frequency = <97500000>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 313>; resets = <&cpg 311>;
status = "disabled"; status = "disabled";
}; };
sdhi2: sd@ee140000 { scifa0: serial@e6c40000 {
compatible = "renesas,sdhi-r8a7790", compatible = "renesas,scifa-r8a7790",
"renesas,rcar-gen2-sdhi"; "renesas,rcar-gen2-scifa", "renesas,scifa";
reg = <0 0xee140000 0 0x100>; reg = <0 0xe6c40000 0 64>;
interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 312>; clocks = <&cpg CPG_MOD 204>;
dmas = <&dmac0 0xc1>, <&dmac0 0xc2>, clock-names = "fck";
<&dmac1 0xc1>, <&dmac1 0xc2>; dmas = <&dmac0 0x21>, <&dmac0 0x22>,
dma-names = "tx", "rx", "tx", "rx"; <&dmac1 0x21>, <&dmac1 0x22>;
max-frequency = <97500000>; dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 312>; resets = <&cpg 204>;
status = "disabled"; status = "disabled";
}; };
sdhi3: sd@ee160000 { scifa1: serial@e6c50000 {
compatible = "renesas,sdhi-r8a7790", compatible = "renesas,scifa-r8a7790",
"renesas,rcar-gen2-sdhi"; "renesas,rcar-gen2-scifa", "renesas,scifa";
reg = <0 0xee160000 0 0x100>; reg = <0 0xe6c50000 0 64>;
interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 311>; clocks = <&cpg CPG_MOD 203>;
dmas = <&dmac0 0xd3>, <&dmac0 0xd4>, clock-names = "fck";
<&dmac1 0xd3>, <&dmac1 0xd4>; dmas = <&dmac0 0x25>, <&dmac0 0x26>,
dma-names = "tx", "rx", "tx", "rx"; <&dmac1 0x25>, <&dmac1 0x26>;
max-frequency = <97500000>; dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 311>; resets = <&cpg 203>;
status = "disabled"; status = "disabled";
}; };
scifa0: serial@e6c40000 { scifa2: serial@e6c60000 {
compatible = "renesas,scifa-r8a7790", compatible = "renesas,scifa-r8a7790",
"renesas,rcar-gen2-scifa", "renesas,scifa"; "renesas,rcar-gen2-scifa", "renesas,scifa";
reg = <0 0xe6c40000 0 64>; reg = <0 0xe6c60000 0 64>;
interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 204>; clocks = <&cpg CPG_MOD 202>;
clock-names = "fck"; clock-names = "fck";
dmas = <&dmac0 0x21>, <&dmac0 0x22>, dmas = <&dmac0 0x27>, <&dmac0 0x28>,
<&dmac1 0x21>, <&dmac1 0x22>; <&dmac1 0x27>, <&dmac1 0x28>;
dma-names = "tx", "rx", "tx", "rx"; dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 204>; resets = <&cpg 202>;
status = "disabled"; status = "disabled";
}; };
scifa1: serial@e6c50000 { scifb0: serial@e6c20000 {
compatible = "renesas,scifa-r8a7790", compatible = "renesas,scifb-r8a7790",
"renesas,rcar-gen2-scifa", "renesas,scifa"; "renesas,rcar-gen2-scifb", "renesas,scifb";
reg = <0 0xe6c50000 0 64>; reg = <0 0xe6c20000 0 0x100>;
interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 203>; clocks = <&cpg CPG_MOD 206>;
clock-names = "fck"; clock-names = "fck";
dmas = <&dmac0 0x25>, <&dmac0 0x26>, dmas = <&dmac0 0x3d>, <&dmac0 0x3e>,
<&dmac1 0x25>, <&dmac1 0x26>; <&dmac1 0x3d>, <&dmac1 0x3e>;
dma-names = "tx", "rx", "tx", "rx"; dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 203>; resets = <&cpg 206>;
status = "disabled"; status = "disabled";
}; };
scifa2: serial@e6c60000 { scifb1: serial@e6c30000 {
compatible = "renesas,scifa-r8a7790", compatible = "renesas,scifb-r8a7790",
"renesas,rcar-gen2-scifa", "renesas,scifa"; "renesas,rcar-gen2-scifb", "renesas,scifb";
reg = <0 0xe6c60000 0 64>; reg = <0 0xe6c30000 0 0x100>;
interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 202>; clocks = <&cpg CPG_MOD 207>;
clock-names = "fck"; clock-names = "fck";
dmas = <&dmac0 0x27>, <&dmac0 0x28>, dmas = <&dmac0 0x19>, <&dmac0 0x1a>,
<&dmac1 0x27>, <&dmac1 0x28>; <&dmac1 0x19>, <&dmac1 0x1a>;
dma-names = "tx", "rx", "tx", "rx"; dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 202>; resets = <&cpg 207>;
status = "disabled"; status = "disabled";
}; };
scifb0: serial@e6c20000 { scifb2: serial@e6ce0000 {
compatible = "renesas,scifb-r8a7790", compatible = "renesas,scifb-r8a7790",
"renesas,rcar-gen2-scifb", "renesas,scifb"; "renesas,rcar-gen2-scifb", "renesas,scifb";
reg = <0 0xe6c20000 0 0x100>; reg = <0 0xe6ce0000 0 0x100>;
interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 206>; clocks = <&cpg CPG_MOD 216>;
clock-names = "fck"; clock-names = "fck";
dmas = <&dmac0 0x3d>, <&dmac0 0x3e>, dmas = <&dmac0 0x1d>, <&dmac0 0x1e>,
<&dmac1 0x3d>, <&dmac1 0x3e>; <&dmac1 0x1d>, <&dmac1 0x1e>;
dma-names = "tx", "rx", "tx", "rx"; dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 206>; resets = <&cpg 216>;
status = "disabled"; status = "disabled";
}; };
scifb1: serial@e6c30000 { scif0: serial@e6e60000 {
compatible = "renesas,scifb-r8a7790", compatible = "renesas,scif-r8a7790",
"renesas,rcar-gen2-scifb", "renesas,scifb"; "renesas,rcar-gen2-scif",
reg = <0 0xe6c30000 0 0x100>; "renesas,scif";
interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6e60000 0 64>;
clocks = <&cpg CPG_MOD 207>; interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
clock-names = "fck"; clocks = <&cpg CPG_MOD 721>,
dmas = <&dmac0 0x19>, <&dmac0 0x1a>, <&cpg CPG_CORE R8A7790_CLK_ZS>, <&scif_clk>;
<&dmac1 0x19>, <&dmac1 0x1a>; clock-names = "fck", "brg_int", "scif_clk";
dma-names = "tx", "rx", "tx", "rx"; dmas = <&dmac0 0x29>, <&dmac0 0x2a>,
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; <&dmac1 0x29>, <&dmac1 0x2a>;
resets = <&cpg 207>; dma-names = "tx", "rx", "tx", "rx";
status = "disabled"; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
}; resets = <&cpg 721>;
status = "disabled";
};
scifb2: serial@e6ce0000 { scif1: serial@e6e68000 {
compatible = "renesas,scifb-r8a7790", compatible = "renesas,scif-r8a7790",
"renesas,rcar-gen2-scifb", "renesas,scifb"; "renesas,rcar-gen2-scif",
reg = <0 0xe6ce0000 0 0x100>; "renesas,scif";
interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6e68000 0 64>;
clocks = <&cpg CPG_MOD 216>; interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
clock-names = "fck"; clocks = <&cpg CPG_MOD 720>,
dmas = <&dmac0 0x1d>, <&dmac0 0x1e>, <&cpg CPG_CORE R8A7790_CLK_ZS>, <&scif_clk>;
<&dmac1 0x1d>, <&dmac1 0x1e>; clock-names = "fck", "brg_int", "scif_clk";
dma-names = "tx", "rx", "tx", "rx"; dmas = <&dmac0 0x2d>, <&dmac0 0x2e>,
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; <&dmac1 0x2d>, <&dmac1 0x2e>;
resets = <&cpg 216>; dma-names = "tx", "rx", "tx", "rx";
status = "disabled"; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
}; resets = <&cpg 720>;
status = "disabled";
};
scif0: serial@e6e60000 { scif2: serial@e6e56000 {
compatible = "renesas,scif-r8a7790", "renesas,rcar-gen2-scif", compatible = "renesas,scif-r8a7790",
"renesas,scif"; "renesas,rcar-gen2-scif",
reg = <0 0xe6e60000 0 64>; "renesas,scif";
interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6e56000 0 64>;
clocks = <&cpg CPG_MOD 721>, <&cpg CPG_CORE R8A7790_CLK_ZS>, interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
<&scif_clk>; clocks = <&cpg CPG_MOD 310>,
clock-names = "fck", "brg_int", "scif_clk"; <&cpg CPG_CORE R8A7790_CLK_ZS>, <&scif_clk>;
dmas = <&dmac0 0x29>, <&dmac0 0x2a>, clock-names = "fck", "brg_int", "scif_clk";
<&dmac1 0x29>, <&dmac1 0x2a>; dmas = <&dmac0 0x2b>, <&dmac0 0x2c>,
dma-names = "tx", "rx", "tx", "rx"; <&dmac1 0x2b>, <&dmac1 0x2c>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; dma-names = "tx", "rx", "tx", "rx";
resets = <&cpg 721>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
status = "disabled"; resets = <&cpg 310>;
}; status = "disabled";
};
scif1: serial@e6e68000 { hscif0: serial@e62c0000 {
compatible = "renesas,scif-r8a7790", "renesas,rcar-gen2-scif", compatible = "renesas,hscif-r8a7790",
"renesas,scif"; "renesas,rcar-gen2-hscif", "renesas,hscif";
reg = <0 0xe6e68000 0 64>; reg = <0 0xe62c0000 0 96>;
interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 720>, <&cpg CPG_CORE R8A7790_CLK_ZS>, clocks = <&cpg CPG_MOD 717>,
<&scif_clk>; <&cpg CPG_CORE R8A7790_CLK_ZS>, <&scif_clk>;
clock-names = "fck", "brg_int", "scif_clk"; clock-names = "fck", "brg_int", "scif_clk";
dmas = <&dmac0 0x2d>, <&dmac0 0x2e>, dmas = <&dmac0 0x39>, <&dmac0 0x3a>,
<&dmac1 0x2d>, <&dmac1 0x2e>; <&dmac1 0x39>, <&dmac1 0x3a>;
dma-names = "tx", "rx", "tx", "rx"; dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 720>; resets = <&cpg 717>;
status = "disabled"; status = "disabled";
}; };
scif2: serial@e6e56000 { hscif1: serial@e62c8000 {
compatible = "renesas,scif-r8a7790", "renesas,rcar-gen2-scif", compatible = "renesas,hscif-r8a7790",
"renesas,scif"; "renesas,rcar-gen2-hscif", "renesas,hscif";
reg = <0 0xe6e56000 0 64>; reg = <0 0xe62c8000 0 96>;
interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 310>, <&cpg CPG_CORE R8A7790_CLK_ZS>, clocks = <&cpg CPG_MOD 716>,
<&scif_clk>; <&cpg CPG_CORE R8A7790_CLK_ZS>, <&scif_clk>;
clock-names = "fck", "brg_int", "scif_clk"; clock-names = "fck", "brg_int", "scif_clk";
dmas = <&dmac0 0x2b>, <&dmac0 0x2c>, dmas = <&dmac0 0x4d>, <&dmac0 0x4e>,
<&dmac1 0x2b>, <&dmac1 0x2c>; <&dmac1 0x4d>, <&dmac1 0x4e>;
dma-names = "tx", "rx", "tx", "rx"; dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 310>; resets = <&cpg 716>;
status = "disabled"; status = "disabled";
}; };
hscif0: serial@e62c0000 { icram0: sram@e63a0000 {
compatible = "renesas,hscif-r8a7790", compatible = "mmio-sram";
"renesas,rcar-gen2-hscif", "renesas,hscif"; reg = <0 0xe63a0000 0 0x12000>;
reg = <0 0xe62c0000 0 96>; };
interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 717>, <&cpg CPG_CORE R8A7790_CLK_ZS>,
<&scif_clk>;
clock-names = "fck", "brg_int", "scif_clk";
dmas = <&dmac0 0x39>, <&dmac0 0x3a>,
<&dmac1 0x39>, <&dmac1 0x3a>;
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 717>;
status = "disabled";
};
hscif1: serial@e62c8000 { icram1: sram@e63c0000 {
compatible = "renesas,hscif-r8a7790", compatible = "mmio-sram";
"renesas,rcar-gen2-hscif", "renesas,hscif"; reg = <0 0xe63c0000 0 0x1000>;
reg = <0 0xe62c8000 0 96>; #address-cells = <1>;
interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; #size-cells = <1>;
clocks = <&cpg CPG_MOD 716>, <&cpg CPG_CORE R8A7790_CLK_ZS>, ranges = <0 0 0xe63c0000 0x1000>;
<&scif_clk>;
clock-names = "fck", "brg_int", "scif_clk";
dmas = <&dmac0 0x4d>, <&dmac0 0x4e>,
<&dmac1 0x4d>, <&dmac1 0x4e>;
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 716>;
status = "disabled";
};
icram0: sram@e63a0000 { smp-sram@0 {
compatible = "mmio-sram"; compatible = "renesas,smp-sram";
reg = <0 0xe63a0000 0 0x12000>; reg = <0 0x10>;
}; };
};
icram1: sram@e63c0000 { ether: ethernet@ee700000 {
compatible = "mmio-sram"; compatible = "renesas,ether-r8a7790",
reg = <0 0xe63c0000 0 0x1000>; "renesas,rcar-gen2-ether";
#address-cells = <1>; reg = <0 0xee700000 0 0x400>;
#size-cells = <1>; interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>;
ranges = <0 0 0xe63c0000 0x1000>; clocks = <&cpg CPG_MOD 813>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 813>;
phy-mode = "rmii";
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
smp-sram@0 { avb: ethernet@e6800000 {
compatible = "renesas,smp-sram"; compatible = "renesas,etheravb-r8a7790",
reg = <0 0x10>; "renesas,etheravb-rcar-gen2";
reg = <0 0xe6800000 0 0x800>, <0 0xee0e8000 0 0x4000>;
interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 812>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 812>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
}; };
};
ether: ethernet@ee700000 { sata0: sata@ee300000 {
compatible = "renesas,ether-r8a7790", compatible = "renesas,sata-r8a7790",
"renesas,rcar-gen2-ether"; "renesas,rcar-gen2-sata";
reg = <0 0xee700000 0 0x400>; reg = <0 0xee300000 0 0x2000>;
interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 813>; clocks = <&cpg CPG_MOD 815>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 813>; resets = <&cpg 815>;
phy-mode = "rmii"; status = "disabled";
#address-cells = <1>; };
#size-cells = <0>;
status = "disabled";
};
avb: ethernet@e6800000 { sata1: sata@ee500000 {
compatible = "renesas,etheravb-r8a7790", compatible = "renesas,sata-r8a7790",
"renesas,etheravb-rcar-gen2"; "renesas,rcar-gen2-sata";
reg = <0 0xe6800000 0 0x800>, <0 0xee0e8000 0 0x4000>; reg = <0 0xee500000 0 0x2000>;
interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 812>; clocks = <&cpg CPG_MOD 814>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 812>; resets = <&cpg 814>;
#address-cells = <1>; status = "disabled";
#size-cells = <0>; };
status = "disabled";
};
sata0: sata@ee300000 { hsusb: usb@e6590000 {
compatible = "renesas,sata-r8a7790", "renesas,rcar-gen2-sata"; compatible = "renesas,usbhs-r8a7790",
reg = <0 0xee300000 0 0x2000>; "renesas,rcar-gen2-usbhs";
interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6590000 0 0x100>;
clocks = <&cpg CPG_MOD 815>; interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 704>;
resets = <&cpg 815>; dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
status = "disabled"; <&usb_dmac1 0>, <&usb_dmac1 1>;
}; dma-names = "ch0", "ch1", "ch2", "ch3";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 704>;
renesas,buswait = <4>;
phys = <&usb0 1>;
phy-names = "usb";
status = "disabled";
};
sata1: sata@ee500000 { usbphy: usb-phy@e6590100 {
compatible = "renesas,sata-r8a7790", "renesas,rcar-gen2-sata"; compatible = "renesas,usb-phy-r8a7790",
reg = <0 0xee500000 0 0x2000>; "renesas,rcar-gen2-usb-phy";
interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6590100 0 0x100>;
clocks = <&cpg CPG_MOD 814>; #address-cells = <1>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; #size-cells = <0>;
resets = <&cpg 814>; clocks = <&cpg CPG_MOD 704>;
status = "disabled"; clock-names = "usbhs";
}; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 704>;
status = "disabled";
hsusb: usb@e6590000 { usb0: usb-channel@0 {
compatible = "renesas,usbhs-r8a7790", "renesas,rcar-gen2-usbhs"; reg = <0>;
reg = <0 0xe6590000 0 0x100>; #phy-cells = <1>;
interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; };
clocks = <&cpg CPG_MOD 704>; usb2: usb-channel@2 {
dmas = <&usb_dmac0 0>, <&usb_dmac0 1>, reg = <2>;
<&usb_dmac1 0>, <&usb_dmac1 1>; #phy-cells = <1>;
dma-names = "ch0", "ch1", "ch2", "ch3"; };
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; };
resets = <&cpg 704>;
renesas,buswait = <4>;
phys = <&usb0 1>;
phy-names = "usb";
status = "disabled";
};
usbphy: usb-phy@e6590100 { vin0: video@e6ef0000 {
compatible = "renesas,usb-phy-r8a7790", compatible = "renesas,vin-r8a7790",
"renesas,rcar-gen2-usb-phy"; "renesas,rcar-gen2-vin";
reg = <0 0xe6590100 0 0x100>; reg = <0 0xe6ef0000 0 0x1000>;
#address-cells = <1>; interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
#size-cells = <0>; clocks = <&cpg CPG_MOD 811>;
clocks = <&cpg CPG_MOD 704>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
clock-names = "usbhs"; resets = <&cpg 811>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; status = "disabled";
resets = <&cpg 704>; };
status = "disabled";
usb0: usb-channel@0 { vin1: video@e6ef1000 {
reg = <0>; compatible = "renesas,vin-r8a7790",
#phy-cells = <1>; "renesas,rcar-gen2-vin";
reg = <0 0xe6ef1000 0 0x1000>;
interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 810>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 810>;
status = "disabled";
}; };
usb2: usb-channel@2 {
reg = <2>; vin2: video@e6ef2000 {
#phy-cells = <1>; compatible = "renesas,vin-r8a7790",
"renesas,rcar-gen2-vin";
reg = <0 0xe6ef2000 0 0x1000>;
interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 809>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 809>;
status = "disabled";
}; };
};
vin0: video@e6ef0000 { vin3: video@e6ef3000 {
compatible = "renesas,vin-r8a7790", "renesas,rcar-gen2-vin"; compatible = "renesas,vin-r8a7790",
reg = <0 0xe6ef0000 0 0x1000>; "renesas,rcar-gen2-vin";
interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6ef3000 0 0x1000>;
clocks = <&cpg CPG_MOD 811>; interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 808>;
resets = <&cpg 811>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
status = "disabled"; resets = <&cpg 808>;
}; status = "disabled";
};
vin1: video@e6ef1000 { vsp@fe920000 {
compatible = "renesas,vin-r8a7790", "renesas,rcar-gen2-vin"; compatible = "renesas,vsp1";
reg = <0 0xe6ef1000 0 0x1000>; reg = <0 0xfe920000 0 0x8000>;
interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 810>; clocks = <&cpg CPG_MOD 130>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 810>; resets = <&cpg 130>;
status = "disabled"; };
};
vin2: video@e6ef2000 { vsp@fe928000 {
compatible = "renesas,vin-r8a7790", "renesas,rcar-gen2-vin"; compatible = "renesas,vsp1";
reg = <0 0xe6ef2000 0 0x1000>; reg = <0 0xfe928000 0 0x8000>;
interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 809>; clocks = <&cpg CPG_MOD 131>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 809>; resets = <&cpg 131>;
status = "disabled"; };
};
vin3: video@e6ef3000 { vsp@fe930000 {
compatible = "renesas,vin-r8a7790", "renesas,rcar-gen2-vin"; compatible = "renesas,vsp1";
reg = <0 0xe6ef3000 0 0x1000>; reg = <0 0xfe930000 0 0x8000>;
interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 808>; clocks = <&cpg CPG_MOD 128>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 808>; resets = <&cpg 128>;
status = "disabled"; };
};
vsp@fe920000 { vsp@fe938000 {
compatible = "renesas,vsp1"; compatible = "renesas,vsp1";
reg = <0 0xfe920000 0 0x8000>; reg = <0 0xfe938000 0 0x8000>;
interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 130>; clocks = <&cpg CPG_MOD 127>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 130>; resets = <&cpg 127>;
}; };
vsp@fe928000 { du: display@feb00000 {
compatible = "renesas,vsp1"; compatible = "renesas,du-r8a7790";
reg = <0 0xfe928000 0 0x8000>; reg = <0 0xfeb00000 0 0x70000>,
interrupts = <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>; <0 0xfeb90000 0 0x1c>,
clocks = <&cpg CPG_MOD 131>; <0 0xfeb94000 0 0x1c>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; reg-names = "du", "lvds.0", "lvds.1";
resets = <&cpg 131>; interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
}; <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>,
<&cpg CPG_MOD 722>, <&cpg CPG_MOD 726>,
<&cpg CPG_MOD 725>;
clock-names = "du.0", "du.1", "du.2", "lvds.0",
"lvds.1";
status = "disabled";
ports {
#address-cells = <1>;
#size-cells = <0>;
port@0 {
reg = <0>;
du_out_rgb: endpoint {
};
};
port@1 {
reg = <1>;
du_out_lvds0: endpoint {
};
};
port@2 {
reg = <2>;
du_out_lvds1: endpoint {
};
};
};
};
vsp@fe930000 { can0: can@e6e80000 {
compatible = "renesas,vsp1"; compatible = "renesas,can-r8a7790",
reg = <0 0xfe930000 0 0x8000>; "renesas,rcar-gen2-can";
interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6e80000 0 0x1000>;
clocks = <&cpg CPG_MOD 128>; interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 916>,
resets = <&cpg 128>; <&cpg CPG_CORE R8A7790_CLK_RCAN>, <&can_clk>;
}; clock-names = "clkp1", "clkp2", "can_clk";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 916>;
status = "disabled";
};
vsp@fe938000 { can1: can@e6e88000 {
compatible = "renesas,vsp1"; compatible = "renesas,can-r8a7790",
reg = <0 0xfe938000 0 0x8000>; "renesas,rcar-gen2-can";
interrupts = <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6e88000 0 0x1000>;
clocks = <&cpg CPG_MOD 127>; interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 915>,
resets = <&cpg 127>; <&cpg CPG_CORE R8A7790_CLK_RCAN>, <&can_clk>;
}; clock-names = "clkp1", "clkp2", "can_clk";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 915>;
status = "disabled";
};
du: display@feb00000 { jpu: jpeg-codec@fe980000 {
compatible = "renesas,du-r8a7790"; compatible = "renesas,jpu-r8a7790",
reg = <0 0xfeb00000 0 0x70000>, "renesas,rcar-gen2-jpu";
<0 0xfeb90000 0 0x1c>, reg = <0 0xfe980000 0 0x10300>;
<0 0xfeb94000 0 0x1c>; interrupts = <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>;
reg-names = "du", "lvds.0", "lvds.1"; clocks = <&cpg CPG_MOD 106>;
interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>, power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
<GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>, resets = <&cpg 106>;
<GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>; };
clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>,
<&cpg CPG_MOD 722>, <&cpg CPG_MOD 726>, cpg: clock-controller@e6150000 {
<&cpg CPG_MOD 725>; compatible = "renesas,r8a7790-cpg-mssr";
clock-names = "du.0", "du.1", "du.2", "lvds.0", "lvds.1"; reg = <0 0xe6150000 0 0x1000>;
status = "disabled"; clocks = <&extal_clk>, <&usb_extal_clk>;
clock-names = "extal", "usb_extal";
ports { #clock-cells = <2>;
#power-domain-cells = <0>;
#reset-cells = <1>;
};
prr: chipid@ff000044 {
compatible = "renesas,prr";
reg = <0 0xff000044 0 4>;
};
rst: reset-controller@e6160000 {
compatible = "renesas,r8a7790-rst";
reg = <0 0xe6160000 0 0x0100>;
};
sysc: system-controller@e6180000 {
compatible = "renesas,r8a7790-sysc";
reg = <0 0xe6180000 0 0x0200>;
#power-domain-cells = <1>;
};
qspi: spi@e6b10000 {
compatible = "renesas,qspi-r8a7790", "renesas,qspi";
reg = <0 0xe6b10000 0 0x2c>;
interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 917>;
dmas = <&dmac0 0x17>, <&dmac0 0x18>,
<&dmac1 0x17>, <&dmac1 0x18>;
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 917>;
num-cs = <1>;
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
status = "disabled";
};
port@0 { msiof0: spi@e6e20000 {
reg = <0>; compatible = "renesas,msiof-r8a7790",
du_out_rgb: endpoint { "renesas,rcar-gen2-msiof";
reg = <0 0xe6e20000 0 0x0064>;
interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 0>;
dmas = <&dmac0 0x51>, <&dmac0 0x52>,
<&dmac1 0x51>, <&dmac1 0x52>;
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 0>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
msiof1: spi@e6e10000 {
compatible = "renesas,msiof-r8a7790",
"renesas,rcar-gen2-msiof";
reg = <0 0xe6e10000 0 0x0064>;
interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 208>;
dmas = <&dmac0 0x55>, <&dmac0 0x56>,
<&dmac1 0x55>, <&dmac1 0x56>;
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 208>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
msiof2: spi@e6e00000 {
compatible = "renesas,msiof-r8a7790",
"renesas,rcar-gen2-msiof";
reg = <0 0xe6e00000 0 0x0064>;
interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 205>;
dmas = <&dmac0 0x41>, <&dmac0 0x42>,
<&dmac1 0x41>, <&dmac1 0x42>;
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 205>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
msiof3: spi@e6c90000 {
compatible = "renesas,msiof-r8a7790",
"renesas,rcar-gen2-msiof";
reg = <0 0xe6c90000 0 0x0064>;
interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 215>;
dmas = <&dmac0 0x45>, <&dmac0 0x46>,
<&dmac1 0x45>, <&dmac1 0x46>;
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 215>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
xhci: usb@ee000000 {
compatible = "renesas,xhci-r8a7790",
"renesas,rcar-gen2-xhci";
reg = <0 0xee000000 0 0xc00>;
interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 328>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 328>;
phys = <&usb2 1>;
phy-names = "usb";
status = "disabled";
};
pci0: pci@ee090000 {
compatible = "renesas,pci-r8a7790",
"renesas,pci-rcar-gen2";
device_type = "pci";
reg = <0 0xee090000 0 0xc00>,
<0 0xee080000 0 0x1100>;
interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 703>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 703>;
status = "disabled";
bus-range = <0 0>;
#address-cells = <3>;
#size-cells = <2>;
#interrupt-cells = <1>;
ranges = <0x02000000 0 0xee080000 0 0xee080000 0 0x00010000>;
interrupt-map-mask = <0xff00 0 0 0x7>;
interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH
0x0800 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH
0x1000 0 0 2 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
usb@1,0 {
reg = <0x800 0 0 0 0>;
phys = <&usb0 0>;
phy-names = "usb";
};
usb@2,0 {
reg = <0x1000 0 0 0 0>;
phys = <&usb0 0>;
phy-names = "usb";
};
};
pci1: pci@ee0b0000 {
compatible = "renesas,pci-r8a7790",
"renesas,pci-rcar-gen2";
device_type = "pci";
reg = <0 0xee0b0000 0 0xc00>,
<0 0xee0a0000 0 0x1100>;
interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 703>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 703>;
status = "disabled";
bus-range = <1 1>;
#address-cells = <3>;
#size-cells = <2>;
#interrupt-cells = <1>;
ranges = <0x02000000 0 0xee0a0000 0 0xee0a0000 0 0x00010000>;
interrupt-map-mask = <0xff00 0 0 0x7>;
interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH
0x0800 0 0 1 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH
0x1000 0 0 2 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
};
pci2: pci@ee0d0000 {
compatible = "renesas,pci-r8a7790",
"renesas,pci-rcar-gen2";
device_type = "pci";
clocks = <&cpg CPG_MOD 703>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 703>;
reg = <0 0xee0d0000 0 0xc00>,
<0 0xee0c0000 0 0x1100>;
interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
status = "disabled";
bus-range = <2 2>;
#address-cells = <3>;
#size-cells = <2>;
#interrupt-cells = <1>;
ranges = <0x02000000 0 0xee0c0000 0 0xee0c0000 0 0x00010000>;
interrupt-map-mask = <0xff00 0 0 0x7>;
interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH
0x0800 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH
0x1000 0 0 2 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
usb@1,0 {
reg = <0x20800 0 0 0 0>;
phys = <&usb2 0>;
phy-names = "usb";
};
usb@2,0 {
reg = <0x21000 0 0 0 0>;
phys = <&usb2 0>;
phy-names = "usb";
};
};
pciec: pcie@fe000000 {
compatible = "renesas,pcie-r8a7790",
"renesas,pcie-rcar-gen2";
reg = <0 0xfe000000 0 0x80000>;
#address-cells = <3>;
#size-cells = <2>;
bus-range = <0x00 0xff>;
device_type = "pci";
ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000
0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000
0x02000000 0 0x30000000 0 0x30000000 0 0x08000000
0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
/* Map all possible DDR as inbound ranges */
dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000
0x43000000 1 0x80000000 1 0x80000000 0 0x80000000>;
interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
#interrupt-cells = <1>;
interrupt-map-mask = <0 0 0 0>;
interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>;
clock-names = "pcie", "pcie_bus";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 319>;
status = "disabled";
};
rcar_sound: sound@ec500000 {
/*
* #sound-dai-cells is required
*
* Single DAI : #sound-dai-cells = <0>; <&rcar_sound>;
* Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>;
*/
compatible = "renesas,rcar_sound-r8a7790",
"renesas,rcar_sound-gen2";
reg = <0 0xec500000 0 0x1000>, /* SCU */
<0 0xec5a0000 0 0x100>, /* ADG */
<0 0xec540000 0 0x1000>, /* SSIU */
<0 0xec541000 0 0x280>, /* SSI */
<0 0xec740000 0 0x200>; /* Audio DMAC peri peri*/
reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
clocks = <&cpg CPG_MOD 1005>,
<&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>,
<&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>,
<&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>,
<&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>,
<&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>,
<&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>,
<&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>,
<&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>,
<&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>,
<&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>,
<&cpg CPG_MOD 1021>, <&cpg CPG_MOD 1020>,
<&cpg CPG_MOD 1021>, <&cpg CPG_MOD 1020>,
<&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>,
<&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>,
<&cpg CPG_CORE R8A7790_CLK_M2>;
clock-names = "ssi-all",
"ssi.9", "ssi.8", "ssi.7", "ssi.6",
"ssi.5", "ssi.4", "ssi.3", "ssi.2",
"ssi.1", "ssi.0",
"src.9", "src.8", "src.7", "src.6",
"src.5", "src.4", "src.3", "src.2",
"src.1", "src.0",
"ctu.0", "ctu.1",
"mix.0", "mix.1",
"dvc.0", "dvc.1",
"clk_a", "clk_b", "clk_c", "clk_i";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 1005>,
<&cpg 1006>, <&cpg 1007>,
<&cpg 1008>, <&cpg 1009>,
<&cpg 1010>, <&cpg 1011>,
<&cpg 1012>, <&cpg 1013>,
<&cpg 1014>, <&cpg 1015>;
reset-names = "ssi-all",
"ssi.9", "ssi.8", "ssi.7", "ssi.6",
"ssi.5", "ssi.4", "ssi.3", "ssi.2",
"ssi.1", "ssi.0";
status = "disabled";
rcar_sound,dvc {
dvc0: dvc-0 {
dmas = <&audma1 0xbc>;
dma-names = "tx";
};
dvc1: dvc-1 {
dmas = <&audma1 0xbe>;
dma-names = "tx";
}; };
}; };
port@1 {
reg = <1>; rcar_sound,mix {
du_out_lvds0: endpoint { mix0: mix-0 { };
mix1: mix-1 { };
};
rcar_sound,ctu {
ctu00: ctu-0 { };
ctu01: ctu-1 { };
ctu02: ctu-2 { };
ctu03: ctu-3 { };
ctu10: ctu-4 { };
ctu11: ctu-5 { };
ctu12: ctu-6 { };
ctu13: ctu-7 { };
};
rcar_sound,src {
src0: src-0 {
interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x85>, <&audma1 0x9a>;
dma-names = "rx", "tx";
};
src1: src-1 {
interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x87>, <&audma1 0x9c>;
dma-names = "rx", "tx";
};
src2: src-2 {
interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x89>, <&audma1 0x9e>;
dma-names = "rx", "tx";
};
src3: src-3 {
interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x8b>, <&audma1 0xa0>;
dma-names = "rx", "tx";
};
src4: src-4 {
interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x8d>, <&audma1 0xb0>;
dma-names = "rx", "tx";
};
src5: src-5 {
interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x8f>, <&audma1 0xb2>;
dma-names = "rx", "tx";
};
src6: src-6 {
interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x91>, <&audma1 0xb4>;
dma-names = "rx", "tx";
};
src7: src-7 {
interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x93>, <&audma1 0xb6>;
dma-names = "rx", "tx";
};
src8: src-8 {
interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x95>, <&audma1 0xb8>;
dma-names = "rx", "tx";
};
src9: src-9 {
interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x97>, <&audma1 0xba>;
dma-names = "rx", "tx";
}; };
}; };
port@2 {
reg = <2>; rcar_sound,ssi {
du_out_lvds1: endpoint { ssi0: ssi-0 {
interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x01>, <&audma1 0x02>,
<&audma0 0x15>, <&audma1 0x16>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi1: ssi-1 {
interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x03>, <&audma1 0x04>,
<&audma0 0x49>, <&audma1 0x4a>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi2: ssi-2 {
interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x05>, <&audma1 0x06>,
<&audma0 0x63>, <&audma1 0x64>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi3: ssi-3 {
interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x07>, <&audma1 0x08>,
<&audma0 0x6f>, <&audma1 0x70>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi4: ssi-4 {
interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x09>, <&audma1 0x0a>,
<&audma0 0x71>, <&audma1 0x72>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi5: ssi-5 {
interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x0b>, <&audma1 0x0c>,
<&audma0 0x73>, <&audma1 0x74>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi6: ssi-6 {
interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x0d>, <&audma1 0x0e>,
<&audma0 0x75>, <&audma1 0x76>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi7: ssi-7 {
interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x0f>, <&audma1 0x10>,
<&audma0 0x79>, <&audma1 0x7a>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi8: ssi-8 {
interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x11>, <&audma1 0x12>,
<&audma0 0x7b>, <&audma1 0x7c>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi9: ssi-9 {
interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x13>, <&audma1 0x14>,
<&audma0 0x7d>, <&audma1 0x7e>;
dma-names = "rx", "tx", "rxu", "txu";
}; };
}; };
}; };
};
can0: can@e6e80000 { ipmmu_sy0: mmu@e6280000 {
compatible = "renesas,can-r8a7790", "renesas,rcar-gen2-can"; compatible = "renesas,ipmmu-r8a7790",
reg = <0 0xe6e80000 0 0x1000>; "renesas,ipmmu-vmsa";
interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6280000 0 0x1000>;
clocks = <&cpg CPG_MOD 916>, <&cpg CPG_CORE R8A7790_CLK_RCAN>, interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>,
<&can_clk>; <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
clock-names = "clkp1", "clkp2", "can_clk"; #iommu-cells = <1>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; status = "disabled";
resets = <&cpg 916>; };
status = "disabled";
ipmmu_sy1: mmu@e6290000 {
compatible = "renesas,ipmmu-r8a7790",
"renesas,ipmmu-vmsa";
reg = <0 0xe6290000 0 0x1000>;
interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>;
#iommu-cells = <1>;
status = "disabled";
};
ipmmu_ds: mmu@e6740000 {
compatible = "renesas,ipmmu-r8a7790",
"renesas,ipmmu-vmsa";
reg = <0 0xe6740000 0 0x1000>;
interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>;
#iommu-cells = <1>;
status = "disabled";
};
ipmmu_mp: mmu@ec680000 {
compatible = "renesas,ipmmu-r8a7790",
"renesas,ipmmu-vmsa";
reg = <0 0xec680000 0 0x1000>;
interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>;
#iommu-cells = <1>;
status = "disabled";
};
ipmmu_mx: mmu@fe951000 {
compatible = "renesas,ipmmu-r8a7790",
"renesas,ipmmu-vmsa";
reg = <0 0xfe951000 0 0x1000>;
interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
#iommu-cells = <1>;
status = "disabled";
};
ipmmu_rt: mmu@ffc80000 {
compatible = "renesas,ipmmu-r8a7790",
"renesas,ipmmu-vmsa";
reg = <0 0xffc80000 0 0x1000>;
interrupts = <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>;
#iommu-cells = <1>;
status = "disabled";
};
}; };
can1: can@e6e88000 { thermal-zones {
compatible = "renesas,can-r8a7790", "renesas,rcar-gen2-can"; cpu_thermal: cpu-thermal {
reg = <0 0xe6e88000 0 0x1000>; polling-delay-passive = <0>;
interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>; polling-delay = <0>;
clocks = <&cpg CPG_MOD 915>, <&cpg CPG_CORE R8A7790_CLK_RCAN>,
<&can_clk>; thermal-sensors = <&thermal>;
clock-names = "clkp1", "clkp2", "can_clk";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; trips {
resets = <&cpg 915>; cpu-crit {
status = "disabled"; temperature = <95000>;
hysteresis = <0>;
type = "critical";
};
};
cooling-maps {
};
};
}; };
jpu: jpeg-codec@fe980000 { timer {
compatible = "renesas,jpu-r8a7790", "renesas,rcar-gen2-jpu"; compatible = "arm,armv7-timer";
reg = <0 0xfe980000 0 0x10300>; interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
interrupts = <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>; <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
clocks = <&cpg CPG_MOD 106>; <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>; <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
resets = <&cpg 106>;
}; };
/* External root clock */ /* External root clock */
...@@ -1194,476 +1736,4 @@ can_clk: can { ...@@ -1194,476 +1736,4 @@ can_clk: can {
/* This value must be overridden by the board. */ /* This value must be overridden by the board. */
clock-frequency = <0>; clock-frequency = <0>;
}; };
cpg: clock-controller@e6150000 {
compatible = "renesas,r8a7790-cpg-mssr";
reg = <0 0xe6150000 0 0x1000>;
clocks = <&extal_clk>, <&usb_extal_clk>;
clock-names = "extal", "usb_extal";
#clock-cells = <2>;
#power-domain-cells = <0>;
#reset-cells = <1>;
};
prr: chipid@ff000044 {
compatible = "renesas,prr";
reg = <0 0xff000044 0 4>;
};
rst: reset-controller@e6160000 {
compatible = "renesas,r8a7790-rst";
reg = <0 0xe6160000 0 0x0100>;
};
sysc: system-controller@e6180000 {
compatible = "renesas,r8a7790-sysc";
reg = <0 0xe6180000 0 0x0200>;
#power-domain-cells = <1>;
};
qspi: spi@e6b10000 {
compatible = "renesas,qspi-r8a7790", "renesas,qspi";
reg = <0 0xe6b10000 0 0x2c>;
interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 917>;
dmas = <&dmac0 0x17>, <&dmac0 0x18>,
<&dmac1 0x17>, <&dmac1 0x18>;
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 917>;
num-cs = <1>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
msiof0: spi@e6e20000 {
compatible = "renesas,msiof-r8a7790",
"renesas,rcar-gen2-msiof";
reg = <0 0xe6e20000 0 0x0064>;
interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 0>;
dmas = <&dmac0 0x51>, <&dmac0 0x52>,
<&dmac1 0x51>, <&dmac1 0x52>;
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 0>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
msiof1: spi@e6e10000 {
compatible = "renesas,msiof-r8a7790",
"renesas,rcar-gen2-msiof";
reg = <0 0xe6e10000 0 0x0064>;
interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 208>;
dmas = <&dmac0 0x55>, <&dmac0 0x56>,
<&dmac1 0x55>, <&dmac1 0x56>;
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 208>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
msiof2: spi@e6e00000 {
compatible = "renesas,msiof-r8a7790",
"renesas,rcar-gen2-msiof";
reg = <0 0xe6e00000 0 0x0064>;
interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 205>;
dmas = <&dmac0 0x41>, <&dmac0 0x42>,
<&dmac1 0x41>, <&dmac1 0x42>;
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 205>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
msiof3: spi@e6c90000 {
compatible = "renesas,msiof-r8a7790",
"renesas,rcar-gen2-msiof";
reg = <0 0xe6c90000 0 0x0064>;
interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 215>;
dmas = <&dmac0 0x45>, <&dmac0 0x46>,
<&dmac1 0x45>, <&dmac1 0x46>;
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 215>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
xhci: usb@ee000000 {
compatible = "renesas,xhci-r8a7790", "renesas,rcar-gen2-xhci";
reg = <0 0xee000000 0 0xc00>;
interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 328>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 328>;
phys = <&usb2 1>;
phy-names = "usb";
status = "disabled";
};
pci0: pci@ee090000 {
compatible = "renesas,pci-r8a7790", "renesas,pci-rcar-gen2";
device_type = "pci";
reg = <0 0xee090000 0 0xc00>,
<0 0xee080000 0 0x1100>;
interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 703>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 703>;
status = "disabled";
bus-range = <0 0>;
#address-cells = <3>;
#size-cells = <2>;
#interrupt-cells = <1>;
ranges = <0x02000000 0 0xee080000 0 0xee080000 0 0x00010000>;
interrupt-map-mask = <0xff00 0 0 0x7>;
interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH
0x0800 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH
0x1000 0 0 2 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
usb@1,0 {
reg = <0x800 0 0 0 0>;
phys = <&usb0 0>;
phy-names = "usb";
};
usb@2,0 {
reg = <0x1000 0 0 0 0>;
phys = <&usb0 0>;
phy-names = "usb";
};
};
pci1: pci@ee0b0000 {
compatible = "renesas,pci-r8a7790", "renesas,pci-rcar-gen2";
device_type = "pci";
reg = <0 0xee0b0000 0 0xc00>,
<0 0xee0a0000 0 0x1100>;
interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 703>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 703>;
status = "disabled";
bus-range = <1 1>;
#address-cells = <3>;
#size-cells = <2>;
#interrupt-cells = <1>;
ranges = <0x02000000 0 0xee0a0000 0 0xee0a0000 0 0x00010000>;
interrupt-map-mask = <0xff00 0 0 0x7>;
interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH
0x0800 0 0 1 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH
0x1000 0 0 2 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
};
pci2: pci@ee0d0000 {
compatible = "renesas,pci-r8a7790", "renesas,pci-rcar-gen2";
device_type = "pci";
clocks = <&cpg CPG_MOD 703>;
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 703>;
reg = <0 0xee0d0000 0 0xc00>,
<0 0xee0c0000 0 0x1100>;
interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
status = "disabled";
bus-range = <2 2>;
#address-cells = <3>;
#size-cells = <2>;
#interrupt-cells = <1>;
ranges = <0x02000000 0 0xee0c0000 0 0xee0c0000 0 0x00010000>;
interrupt-map-mask = <0xff00 0 0 0x7>;
interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH
0x0800 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH
0x1000 0 0 2 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
usb@1,0 {
reg = <0x20800 0 0 0 0>;
phys = <&usb2 0>;
phy-names = "usb";
};
usb@2,0 {
reg = <0x21000 0 0 0 0>;
phys = <&usb2 0>;
phy-names = "usb";
};
};
pciec: pcie@fe000000 {
compatible = "renesas,pcie-r8a7790", "renesas,pcie-rcar-gen2";
reg = <0 0xfe000000 0 0x80000>;
#address-cells = <3>;
#size-cells = <2>;
bus-range = <0x00 0xff>;
device_type = "pci";
ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000
0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000
0x02000000 0 0x30000000 0 0x30000000 0 0x08000000
0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
/* Map all possible DDR as inbound ranges */
dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000
0x43000000 1 0x80000000 1 0x80000000 0 0x80000000>;
interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
#interrupt-cells = <1>;
interrupt-map-mask = <0 0 0 0>;
interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>;
clock-names = "pcie", "pcie_bus";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 319>;
status = "disabled";
};
rcar_sound: sound@ec500000 {
/*
* #sound-dai-cells is required
*
* Single DAI : #sound-dai-cells = <0>; <&rcar_sound>;
* Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>;
*/
compatible = "renesas,rcar_sound-r8a7790",
"renesas,rcar_sound-gen2";
reg = <0 0xec500000 0 0x1000>, /* SCU */
<0 0xec5a0000 0 0x100>, /* ADG */
<0 0xec540000 0 0x1000>, /* SSIU */
<0 0xec541000 0 0x280>, /* SSI */
<0 0xec740000 0 0x200>; /* Audio DMAC peri peri*/
reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
clocks = <&cpg CPG_MOD 1005>,
<&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>,
<&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>,
<&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>,
<&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>,
<&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>,
<&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>,
<&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>,
<&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>,
<&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>,
<&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>,
<&cpg CPG_MOD 1021>, <&cpg CPG_MOD 1020>,
<&cpg CPG_MOD 1021>, <&cpg CPG_MOD 1020>,
<&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>,
<&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>,
<&cpg CPG_CORE R8A7790_CLK_M2>;
clock-names = "ssi-all",
"ssi.9", "ssi.8", "ssi.7", "ssi.6", "ssi.5",
"ssi.4", "ssi.3", "ssi.2", "ssi.1", "ssi.0",
"src.9", "src.8", "src.7", "src.6", "src.5",
"src.4", "src.3", "src.2", "src.1", "src.0",
"ctu.0", "ctu.1",
"mix.0", "mix.1",
"dvc.0", "dvc.1",
"clk_a", "clk_b", "clk_c", "clk_i";
power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
resets = <&cpg 1005>,
<&cpg 1006>, <&cpg 1007>, <&cpg 1008>, <&cpg 1009>,
<&cpg 1010>, <&cpg 1011>, <&cpg 1012>, <&cpg 1013>,
<&cpg 1014>, <&cpg 1015>;
reset-names = "ssi-all",
"ssi.9", "ssi.8", "ssi.7", "ssi.6", "ssi.5",
"ssi.4", "ssi.3", "ssi.2", "ssi.1", "ssi.0";
status = "disabled";
rcar_sound,dvc {
dvc0: dvc-0 {
dmas = <&audma1 0xbc>;
dma-names = "tx";
};
dvc1: dvc-1 {
dmas = <&audma1 0xbe>;
dma-names = "tx";
};
};
rcar_sound,mix {
mix0: mix-0 { };
mix1: mix-1 { };
};
rcar_sound,ctu {
ctu00: ctu-0 { };
ctu01: ctu-1 { };
ctu02: ctu-2 { };
ctu03: ctu-3 { };
ctu10: ctu-4 { };
ctu11: ctu-5 { };
ctu12: ctu-6 { };
ctu13: ctu-7 { };
};
rcar_sound,src {
src0: src-0 {
interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x85>, <&audma1 0x9a>;
dma-names = "rx", "tx";
};
src1: src-1 {
interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x87>, <&audma1 0x9c>;
dma-names = "rx", "tx";
};
src2: src-2 {
interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x89>, <&audma1 0x9e>;
dma-names = "rx", "tx";
};
src3: src-3 {
interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x8b>, <&audma1 0xa0>;
dma-names = "rx", "tx";
};
src4: src-4 {
interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x8d>, <&audma1 0xb0>;
dma-names = "rx", "tx";
};
src5: src-5 {
interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x8f>, <&audma1 0xb2>;
dma-names = "rx", "tx";
};
src6: src-6 {
interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x91>, <&audma1 0xb4>;
dma-names = "rx", "tx";
};
src7: src-7 {
interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x93>, <&audma1 0xb6>;
dma-names = "rx", "tx";
};
src8: src-8 {
interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x95>, <&audma1 0xb8>;
dma-names = "rx", "tx";
};
src9: src-9 {
interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x97>, <&audma1 0xba>;
dma-names = "rx", "tx";
};
};
rcar_sound,ssi {
ssi0: ssi-0 {
interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x01>, <&audma1 0x02>, <&audma0 0x15>, <&audma1 0x16>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi1: ssi-1 {
interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x03>, <&audma1 0x04>, <&audma0 0x49>, <&audma1 0x4a>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi2: ssi-2 {
interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x05>, <&audma1 0x06>, <&audma0 0x63>, <&audma1 0x64>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi3: ssi-3 {
interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x07>, <&audma1 0x08>, <&audma0 0x6f>, <&audma1 0x70>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi4: ssi-4 {
interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x09>, <&audma1 0x0a>, <&audma0 0x71>, <&audma1 0x72>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi5: ssi-5 {
interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x0b>, <&audma1 0x0c>, <&audma0 0x73>, <&audma1 0x74>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi6: ssi-6 {
interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x0d>, <&audma1 0x0e>, <&audma0 0x75>, <&audma1 0x76>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi7: ssi-7 {
interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x0f>, <&audma1 0x10>, <&audma0 0x79>, <&audma1 0x7a>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi8: ssi-8 {
interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x11>, <&audma1 0x12>, <&audma0 0x7b>, <&audma1 0x7c>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi9: ssi-9 {
interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x13>, <&audma1 0x14>, <&audma0 0x7d>, <&audma1 0x7e>;
dma-names = "rx", "tx", "rxu", "txu";
};
};
};
ipmmu_sy0: mmu@e6280000 {
compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
reg = <0 0xe6280000 0 0x1000>;
interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
#iommu-cells = <1>;
status = "disabled";
};
ipmmu_sy1: mmu@e6290000 {
compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
reg = <0 0xe6290000 0 0x1000>;
interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>;
#iommu-cells = <1>;
status = "disabled";
};
ipmmu_ds: mmu@e6740000 {
compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
reg = <0 0xe6740000 0 0x1000>;
interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>;
#iommu-cells = <1>;
status = "disabled";
};
ipmmu_mp: mmu@ec680000 {
compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
reg = <0 0xec680000 0 0x1000>;
interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>;
#iommu-cells = <1>;
status = "disabled";
};
ipmmu_mx: mmu@fe951000 {
compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
reg = <0 0xfe951000 0 0x1000>;
interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
#iommu-cells = <1>;
status = "disabled";
};
ipmmu_rt: mmu@ffc80000 {
compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
reg = <0 0xffc80000 0 0x1000>;
interrupts = <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>;
#iommu-cells = <1>;
status = "disabled";
};
}; };
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment