Commit 817c2f35 authored by Bjorn Andersson's avatar Bjorn Andersson

Merge tag 'qcom-arm64-fixes-for-5.19' into arm64-for-5.20

This merges the 'qcom-arm64-fixes-for-5.19' tag into arm64-for-5.20 to
handle the merge conflict related to the header file changes in
sc7180-trogdor.
parents a10b760b 5fb77955
...@@ -2537,6 +2537,7 @@ W: http://www.armlinux.org.uk/ ...@@ -2537,6 +2537,7 @@ W: http://www.armlinux.org.uk/
ARM/QUALCOMM SUPPORT ARM/QUALCOMM SUPPORT
M: Andy Gross <agross@kernel.org> M: Andy Gross <agross@kernel.org>
M: Bjorn Andersson <bjorn.andersson@linaro.org> M: Bjorn Andersson <bjorn.andersson@linaro.org>
R: Konrad Dybcio <konrad.dybcio@somainline.org>
L: linux-arm-msm@vger.kernel.org L: linux-arm-msm@vger.kernel.org
S: Maintained S: Maintained
T: git git://git.kernel.org/pub/scm/linux/kernel/git/qcom/linux.git T: git git://git.kernel.org/pub/scm/linux/kernel/git/qcom/linux.git
......
...@@ -74,7 +74,7 @@ pm8994_regulators: pm8994-regulators { ...@@ -74,7 +74,7 @@ pm8994_regulators: pm8994-regulators {
vdd_l17_29-supply = <&vph_pwr>; vdd_l17_29-supply = <&vph_pwr>;
vdd_l20_21-supply = <&vph_pwr>; vdd_l20_21-supply = <&vph_pwr>;
vdd_l25-supply = <&pm8994_s5>; vdd_l25-supply = <&pm8994_s5>;
vdd_lvs1_2 = <&pm8994_s4>; vdd_lvs1_2-supply = <&pm8994_s4>;
/* S1, S2, S6 and S12 are managed by RPMPD */ /* S1, S2, S6 and S12 are managed by RPMPD */
......
...@@ -169,7 +169,7 @@ pm8994-regulators { ...@@ -169,7 +169,7 @@ pm8994-regulators {
vdd_l17_29-supply = <&vph_pwr>; vdd_l17_29-supply = <&vph_pwr>;
vdd_l20_21-supply = <&vph_pwr>; vdd_l20_21-supply = <&vph_pwr>;
vdd_l25-supply = <&pm8994_s5>; vdd_l25-supply = <&pm8994_s5>;
vdd_lvs1_2 = <&pm8994_s4>; vdd_lvs1_2-supply = <&pm8994_s4>;
/* S1, S2, S6 and S12 are managed by RPMPD */ /* S1, S2, S6 and S12 are managed by RPMPD */
......
...@@ -100,7 +100,7 @@ CPU5: cpu@101 { ...@@ -100,7 +100,7 @@ CPU5: cpu@101 {
CPU6: cpu@102 { CPU6: cpu@102 {
device_type = "cpu"; device_type = "cpu";
compatible = "arm,cortex-a57"; compatible = "arm,cortex-a57";
reg = <0x0 0x101>; reg = <0x0 0x102>;
enable-method = "psci"; enable-method = "psci";
next-level-cache = <&L2_1>; next-level-cache = <&L2_1>;
}; };
...@@ -108,7 +108,7 @@ CPU6: cpu@102 { ...@@ -108,7 +108,7 @@ CPU6: cpu@102 {
CPU7: cpu@103 { CPU7: cpu@103 {
device_type = "cpu"; device_type = "cpu";
compatible = "arm,cortex-a57"; compatible = "arm,cortex-a57";
reg = <0x0 0x101>; reg = <0x0 0x103>;
enable-method = "psci"; enable-method = "psci";
next-level-cache = <&L2_1>; next-level-cache = <&L2_1>;
}; };
......
...@@ -5,7 +5,7 @@ ...@@ -5,7 +5,7 @@
* Copyright 2021 Google LLC. * Copyright 2021 Google LLC.
*/ */
#include "sc7180-trogdor.dtsi" /* This file must be included after sc7180-trogdor.dtsi */
/ { / {
/* BOARD-SPECIFIC TOP LEVEL NODES */ /* BOARD-SPECIFIC TOP LEVEL NODES */
......
...@@ -5,7 +5,7 @@ ...@@ -5,7 +5,7 @@
* Copyright 2020 Google LLC. * Copyright 2020 Google LLC.
*/ */
#include "sc7180-trogdor.dtsi" /* This file must be included after sc7180-trogdor.dtsi */
#include <arm/cros-ec-keyboard.dtsi> #include <arm/cros-ec-keyboard.dtsi>
&ap_sar_sensor { &ap_sar_sensor {
......
...@@ -4244,7 +4244,7 @@ mdss: mdss@ae00000 { ...@@ -4244,7 +4244,7 @@ mdss: mdss@ae00000 {
power-domains = <&dispcc MDSS_GDSC>; power-domains = <&dispcc MDSS_GDSC>;
clocks = <&gcc GCC_DISP_AHB_CLK>, clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>,
<&dispcc DISP_CC_MDSS_MDP_CLK>; <&dispcc DISP_CC_MDSS_MDP_CLK>;
clock-names = "iface", "core"; clock-names = "iface", "core";
......
...@@ -2872,6 +2872,16 @@ intc: interrupt-controller@17100000 { ...@@ -2872,6 +2872,16 @@ intc: interrupt-controller@17100000 {
reg = <0x0 0x17100000 0x0 0x10000>, /* GICD */ reg = <0x0 0x17100000 0x0 0x10000>, /* GICD */
<0x0 0x17180000 0x0 0x200000>; /* GICR * 8 */ <0x0 0x17180000 0x0 0x200000>; /* GICR * 8 */
interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
#address-cells = <2>;
#size-cells = <2>;
ranges;
gic_its: msi-controller@17140000 {
compatible = "arm,gic-v3-its";
reg = <0x0 0x17140000 0x0 0x20000>;
msi-controller;
#msi-cells = <1>;
};
}; };
timer@17420000 { timer@17420000 {
...@@ -3056,8 +3066,8 @@ ufs_mem_hc: ufshc@1d84000 { ...@@ -3056,8 +3066,8 @@ ufs_mem_hc: ufshc@1d84000 {
iommus = <&apps_smmu 0xe0 0x0>; iommus = <&apps_smmu 0xe0 0x0>;
interconnects = <&aggre1_noc MASTER_UFS_MEM &mc_virt SLAVE_EBI1>, interconnects = <&aggre1_noc MASTER_UFS_MEM 0 &mc_virt SLAVE_EBI1 0>,
<&gem_noc MASTER_APPSS_PROC &config_noc SLAVE_UFS_MEM_CFG>; <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_UFS_MEM_CFG 0>;
interconnect-names = "ufs-ddr", "cpu-ufs"; interconnect-names = "ufs-ddr", "cpu-ufs";
clock-names = clock-names =
"core_clk", "core_clk",
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment