Commit 88b4bd70 authored by Andrew Bresticker's avatar Andrew Bresticker Committed by Peter De Schrijver

clk: tegra: cclk_lp has a pllx/2 divider

When pll_x is the parent of cclk_lp, PLLX_DIV2_BYPASS_LP determines
whether cclk_lp output is divided by 2.  Set TEGRA_DIVIDER_2 so that
the clk_super driver is aware of this.
Signed-off-by: default avatarAndrew Bresticker <abrestic@chromium.org>
parent 20e7c323
...@@ -120,7 +120,7 @@ void __init tegra_super_clk_gen4_init(void __iomem *clk_base, ...@@ -120,7 +120,7 @@ void __init tegra_super_clk_gen4_init(void __iomem *clk_base,
ARRAY_SIZE(cclk_lp_parents), ARRAY_SIZE(cclk_lp_parents),
CLK_SET_RATE_PARENT, CLK_SET_RATE_PARENT,
clk_base + CCLKLP_BURST_POLICY, clk_base + CCLKLP_BURST_POLICY,
0, 4, 8, 9, NULL); TEGRA_DIVIDER_2, 4, 8, 9, NULL);
*dt_clk = clk; *dt_clk = clk;
} }
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment