Commit 8ca84687 authored by Rabin Vincent's avatar Rabin Vincent Committed by Dan Williams

dma40: use helper for channel registers base

The register offset computation for accessing channel registers is copy/pasted
in several places.  Create a helper function to do it.
Acked-by: default avatarPer Forlin <per.forlin@stericsson.com>
Acked-by: default avatarJonas Aaberg <jonas.aberg@stericsson.com>
Signed-off-by: default avatarRabin Vincent <rabin.vincent@stericsson.com>
Signed-off-by: default avatarLinus Walleij <linus.walleij@stericsson.com>
Signed-off-by: default avatarDan Williams <dan.j.williams@intel.com>
parent 7d83a854
...@@ -306,6 +306,12 @@ static struct device *chan2dev(struct d40_chan *d40c) ...@@ -306,6 +306,12 @@ static struct device *chan2dev(struct d40_chan *d40c)
return &d40c->chan.dev->device; return &d40c->chan.dev->device;
} }
static void __iomem *chan_base(struct d40_chan *chan)
{
return chan->base->virtbase + D40_DREG_PCBASE +
chan->phy_chan->num * D40_DREG_PCDELTA;
}
static int d40_pool_lli_alloc(struct d40_desc *d40d, static int d40_pool_lli_alloc(struct d40_desc *d40d,
int lli_len, bool is_log) int lli_len, bool is_log)
{ {
...@@ -695,8 +701,7 @@ static void d40_term_all(struct d40_chan *d40c) ...@@ -695,8 +701,7 @@ static void d40_term_all(struct d40_chan *d40c)
static void __d40_config_set_event(struct d40_chan *d40c, bool enable, static void __d40_config_set_event(struct d40_chan *d40c, bool enable,
u32 event, int reg) u32 event, int reg)
{ {
void __iomem *addr = d40c->base->virtbase + D40_DREG_PCBASE void __iomem *addr = chan_base(d40c) + reg;
+ d40c->phy_chan->num * D40_DREG_PCDELTA + reg;
int tries; int tries;
if (!enable) { if (!enable) {
...@@ -755,15 +760,12 @@ static void d40_config_set_event(struct d40_chan *d40c, bool do_enable) ...@@ -755,15 +760,12 @@ static void d40_config_set_event(struct d40_chan *d40c, bool do_enable)
static u32 d40_chan_has_events(struct d40_chan *d40c) static u32 d40_chan_has_events(struct d40_chan *d40c)
{ {
void __iomem *chanbase = chan_base(d40c);
u32 val; u32 val;
val = readl(d40c->base->virtbase + D40_DREG_PCBASE + val = readl(chanbase + D40_CHAN_REG_SSLNK);
d40c->phy_chan->num * D40_DREG_PCDELTA + val |= readl(chanbase + D40_CHAN_REG_SDLNK);
D40_CHAN_REG_SSLNK);
val |= readl(d40c->base->virtbase + D40_DREG_PCBASE +
d40c->phy_chan->num * D40_DREG_PCDELTA +
D40_CHAN_REG_SDLNK);
return val; return val;
} }
...@@ -810,29 +812,17 @@ static void d40_config_write(struct d40_chan *d40c) ...@@ -810,29 +812,17 @@ static void d40_config_write(struct d40_chan *d40c)
writel(var, d40c->base->virtbase + D40_DREG_PRMOE + addr_base); writel(var, d40c->base->virtbase + D40_DREG_PRMOE + addr_base);
if (d40c->log_num != D40_PHY_CHAN) { if (d40c->log_num != D40_PHY_CHAN) {
int lidx = (d40c->phy_chan->num << D40_SREG_ELEM_LOG_LIDX_POS)
& D40_SREG_ELEM_LOG_LIDX_MASK;
void __iomem *chanbase = chan_base(d40c);
/* Set default config for CFG reg */ /* Set default config for CFG reg */
writel(d40c->src_def_cfg, writel(d40c->src_def_cfg, chanbase + D40_CHAN_REG_SSCFG);
d40c->base->virtbase + D40_DREG_PCBASE + writel(d40c->dst_def_cfg, chanbase + D40_CHAN_REG_SDCFG);
d40c->phy_chan->num * D40_DREG_PCDELTA +
D40_CHAN_REG_SSCFG);
writel(d40c->dst_def_cfg,
d40c->base->virtbase + D40_DREG_PCBASE +
d40c->phy_chan->num * D40_DREG_PCDELTA +
D40_CHAN_REG_SDCFG);
/* Set LIDX for lcla */ /* Set LIDX for lcla */
writel((d40c->phy_chan->num << D40_SREG_ELEM_LOG_LIDX_POS) & writel(lidx, chanbase + D40_CHAN_REG_SSELT);
D40_SREG_ELEM_LOG_LIDX_MASK, writel(lidx, chanbase + D40_CHAN_REG_SDELT);
d40c->base->virtbase + D40_DREG_PCBASE +
d40c->phy_chan->num * D40_DREG_PCDELTA +
D40_CHAN_REG_SDELT);
writel((d40c->phy_chan->num << D40_SREG_ELEM_LOG_LIDX_POS) &
D40_SREG_ELEM_LOG_LIDX_MASK,
d40c->base->virtbase + D40_DREG_PCBASE +
d40c->phy_chan->num * D40_DREG_PCDELTA +
D40_CHAN_REG_SSELT);
} }
} }
...@@ -843,12 +833,12 @@ static u32 d40_residue(struct d40_chan *d40c) ...@@ -843,12 +833,12 @@ static u32 d40_residue(struct d40_chan *d40c)
if (d40c->log_num != D40_PHY_CHAN) if (d40c->log_num != D40_PHY_CHAN)
num_elt = (readl(&d40c->lcpa->lcsp2) & D40_MEM_LCSP2_ECNT_MASK) num_elt = (readl(&d40c->lcpa->lcsp2) & D40_MEM_LCSP2_ECNT_MASK)
>> D40_MEM_LCSP2_ECNT_POS; >> D40_MEM_LCSP2_ECNT_POS;
else else {
num_elt = (readl(d40c->base->virtbase + D40_DREG_PCBASE + u32 val = readl(chan_base(d40c) + D40_CHAN_REG_SDELT);
d40c->phy_chan->num * D40_DREG_PCDELTA + num_elt = (val & D40_SREG_ELEM_PHY_ECNT_MASK)
D40_CHAN_REG_SDELT) & >> D40_SREG_ELEM_PHY_ECNT_POS;
D40_SREG_ELEM_PHY_ECNT_MASK) >> }
D40_SREG_ELEM_PHY_ECNT_POS;
return num_elt * (1 << d40c->dma_cfg.dst_info.data_width); return num_elt * (1 << d40c->dma_cfg.dst_info.data_width);
} }
...@@ -859,10 +849,9 @@ static bool d40_tx_is_linked(struct d40_chan *d40c) ...@@ -859,10 +849,9 @@ static bool d40_tx_is_linked(struct d40_chan *d40c)
if (d40c->log_num != D40_PHY_CHAN) if (d40c->log_num != D40_PHY_CHAN)
is_link = readl(&d40c->lcpa->lcsp3) & D40_MEM_LCSP3_DLOS_MASK; is_link = readl(&d40c->lcpa->lcsp3) & D40_MEM_LCSP3_DLOS_MASK;
else else
is_link = readl(d40c->base->virtbase + D40_DREG_PCBASE + is_link = readl(chan_base(d40c) + D40_CHAN_REG_SDLNK)
d40c->phy_chan->num * D40_DREG_PCDELTA + & D40_SREG_LNK_PHYS_LNK_MASK;
D40_CHAN_REG_SDLNK) &
D40_SREG_LNK_PHYS_LNK_MASK;
return is_link; return is_link;
} }
...@@ -1550,6 +1539,7 @@ static int d40_free_dma(struct d40_chan *d40c) ...@@ -1550,6 +1539,7 @@ static int d40_free_dma(struct d40_chan *d40c)
static bool d40_is_paused(struct d40_chan *d40c) static bool d40_is_paused(struct d40_chan *d40c)
{ {
void __iomem *chanbase = chan_base(d40c);
bool is_paused = false; bool is_paused = false;
unsigned long flags; unsigned long flags;
void __iomem *active_reg; void __iomem *active_reg;
...@@ -1576,14 +1566,10 @@ static bool d40_is_paused(struct d40_chan *d40c) ...@@ -1576,14 +1566,10 @@ static bool d40_is_paused(struct d40_chan *d40c)
if (d40c->dma_cfg.dir == STEDMA40_MEM_TO_PERIPH || if (d40c->dma_cfg.dir == STEDMA40_MEM_TO_PERIPH ||
d40c->dma_cfg.dir == STEDMA40_MEM_TO_MEM) { d40c->dma_cfg.dir == STEDMA40_MEM_TO_MEM) {
event = D40_TYPE_TO_EVENT(d40c->dma_cfg.dst_dev_type); event = D40_TYPE_TO_EVENT(d40c->dma_cfg.dst_dev_type);
status = readl(d40c->base->virtbase + D40_DREG_PCBASE + status = readl(chanbase + D40_CHAN_REG_SDLNK);
d40c->phy_chan->num * D40_DREG_PCDELTA +
D40_CHAN_REG_SDLNK);
} else if (d40c->dma_cfg.dir == STEDMA40_PERIPH_TO_MEM) { } else if (d40c->dma_cfg.dir == STEDMA40_PERIPH_TO_MEM) {
event = D40_TYPE_TO_EVENT(d40c->dma_cfg.src_dev_type); event = D40_TYPE_TO_EVENT(d40c->dma_cfg.src_dev_type);
status = readl(d40c->base->virtbase + D40_DREG_PCBASE + status = readl(chanbase + D40_CHAN_REG_SSLNK);
d40c->phy_chan->num * D40_DREG_PCDELTA +
D40_CHAN_REG_SSLNK);
} else { } else {
dev_err(&d40c->chan.dev->device, dev_err(&d40c->chan.dev->device,
"[%s] Unknown direction\n", __func__); "[%s] Unknown direction\n", __func__);
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment