Commit c930faae authored by Richard Knutsson's avatar Richard Knutsson Committed by Linus Torvalds

cirrusfb: convert to generic boolean

Convert to generic boolean.
Signed-off-by: default avatarRichard Knutsson <ricknu-0@student.ltu.se>
Cc: "Antonino A. Daplas" <adaplas@pol.net>
Signed-off-by: default avatarAndrew Morton <akpm@linux-foundation.org>
Signed-off-by: default avatarLinus Torvalds <torvalds@linux-foundation.org>
parent 88b229c7
...@@ -98,15 +98,6 @@ ...@@ -98,15 +98,6 @@
#define assert(expr) #define assert(expr)
#endif #endif
#ifdef TRUE
#undef TRUE
#endif
#ifdef FALSE
#undef FALSE
#endif
#define TRUE 1
#define FALSE 0
#define MB_ (1024*1024) #define MB_ (1024*1024)
#define KB_ (1024) #define KB_ (1024)
...@@ -146,9 +137,9 @@ static const struct cirrusfb_board_info_rec { ...@@ -146,9 +137,9 @@ static const struct cirrusfb_board_info_rec {
char *name; /* ASCII name of chipset */ char *name; /* ASCII name of chipset */
long maxclock[5]; /* maximum video clock */ long maxclock[5]; /* maximum video clock */
/* for 1/4bpp, 8bpp 15/16bpp, 24bpp, 32bpp - numbers from xorg code */ /* for 1/4bpp, 8bpp 15/16bpp, 24bpp, 32bpp - numbers from xorg code */
unsigned init_sr07 : 1; /* init SR07 during init_vgachip() */ bool init_sr07 : 1; /* init SR07 during init_vgachip() */
unsigned init_sr1f : 1; /* write SR1F during init_vgachip() */ bool init_sr1f : 1; /* write SR1F during init_vgachip() */
unsigned scrn_start_bit19 : 1; /* construct bit 19 of screen start address */ bool scrn_start_bit19 : 1; /* construct bit 19 of screen start address */
/* initial SR07 value, then for each mode */ /* initial SR07 value, then for each mode */
unsigned char sr07; unsigned char sr07;
...@@ -166,9 +157,9 @@ static const struct cirrusfb_board_info_rec { ...@@ -166,9 +157,9 @@ static const struct cirrusfb_board_info_rec {
/* the SD64/P4 have a higher max. videoclock */ /* the SD64/P4 have a higher max. videoclock */
140000, 140000, 140000, 140000, 140000, 140000, 140000, 140000, 140000, 140000,
}, },
.init_sr07 = TRUE, .init_sr07 = true,
.init_sr1f = TRUE, .init_sr1f = true,
.scrn_start_bit19 = TRUE, .scrn_start_bit19 = true,
.sr07 = 0xF0, .sr07 = 0xF0,
.sr07_1bpp = 0xF0, .sr07_1bpp = 0xF0,
.sr07_8bpp = 0xF1, .sr07_8bpp = 0xF1,
...@@ -180,9 +171,9 @@ static const struct cirrusfb_board_info_rec { ...@@ -180,9 +171,9 @@ static const struct cirrusfb_board_info_rec {
/* guess */ /* guess */
90000, 90000, 90000, 90000, 90000 90000, 90000, 90000, 90000, 90000
}, },
.init_sr07 = TRUE, .init_sr07 = true,
.init_sr1f = TRUE, .init_sr1f = true,
.scrn_start_bit19 = FALSE, .scrn_start_bit19 = false,
.sr07 = 0x80, .sr07 = 0x80,
.sr07_1bpp = 0x80, .sr07_1bpp = 0x80,
.sr07_8bpp = 0x81, .sr07_8bpp = 0x81,
...@@ -194,9 +185,9 @@ static const struct cirrusfb_board_info_rec { ...@@ -194,9 +185,9 @@ static const struct cirrusfb_board_info_rec {
/* guess */ /* guess */
90000, 90000, 90000, 90000, 90000 90000, 90000, 90000, 90000, 90000
}, },
.init_sr07 = TRUE, .init_sr07 = true,
.init_sr1f = TRUE, .init_sr1f = true,
.scrn_start_bit19 = FALSE, .scrn_start_bit19 = false,
.sr07 = 0x20, .sr07 = 0x20,
.sr07_1bpp = 0x20, .sr07_1bpp = 0x20,
.sr07_8bpp = 0x21, .sr07_8bpp = 0x21,
...@@ -208,9 +199,9 @@ static const struct cirrusfb_board_info_rec { ...@@ -208,9 +199,9 @@ static const struct cirrusfb_board_info_rec {
/* guess */ /* guess */
90000, 90000, 90000, 90000, 90000 90000, 90000, 90000, 90000, 90000
}, },
.init_sr07 = TRUE, .init_sr07 = true,
.init_sr1f = TRUE, .init_sr1f = true,
.scrn_start_bit19 = FALSE, .scrn_start_bit19 = false,
.sr07 = 0x80, .sr07 = 0x80,
.sr07_1bpp = 0x80, .sr07_1bpp = 0x80,
.sr07_8bpp = 0x81, .sr07_8bpp = 0x81,
...@@ -221,9 +212,9 @@ static const struct cirrusfb_board_info_rec { ...@@ -221,9 +212,9 @@ static const struct cirrusfb_board_info_rec {
.maxclock = { .maxclock = {
135100, 135100, 85500, 85500, 0 135100, 135100, 85500, 85500, 0
}, },
.init_sr07 = TRUE, .init_sr07 = true,
.init_sr1f = FALSE, .init_sr1f = false,
.scrn_start_bit19 = TRUE, .scrn_start_bit19 = true,
.sr07 = 0x20, .sr07 = 0x20,
.sr07_1bpp = 0x20, .sr07_1bpp = 0x20,
.sr07_8bpp = 0x21, .sr07_8bpp = 0x21,
...@@ -235,9 +226,9 @@ static const struct cirrusfb_board_info_rec { ...@@ -235,9 +226,9 @@ static const struct cirrusfb_board_info_rec {
/* for the GD5430. GD5446 can do more... */ /* for the GD5430. GD5446 can do more... */
85500, 85500, 50000, 28500, 0 85500, 85500, 50000, 28500, 0
}, },
.init_sr07 = TRUE, .init_sr07 = true,
.init_sr1f = TRUE, .init_sr1f = true,
.scrn_start_bit19 = TRUE, .scrn_start_bit19 = true,
.sr07 = 0xA0, .sr07 = 0xA0,
.sr07_1bpp = 0xA1, .sr07_1bpp = 0xA1,
.sr07_1bpp_mux = 0xA7, .sr07_1bpp_mux = 0xA7,
...@@ -250,9 +241,9 @@ static const struct cirrusfb_board_info_rec { ...@@ -250,9 +241,9 @@ static const struct cirrusfb_board_info_rec {
.maxclock = { .maxclock = {
135100, 200000, 200000, 135100, 135100 135100, 200000, 200000, 135100, 135100
}, },
.init_sr07 = TRUE, .init_sr07 = true,
.init_sr1f = TRUE, .init_sr1f = true,
.scrn_start_bit19 = TRUE, .scrn_start_bit19 = true,
.sr07 = 0x10, .sr07 = 0x10,
.sr07_1bpp = 0x11, .sr07_1bpp = 0x11,
.sr07_8bpp = 0x11, .sr07_8bpp = 0x11,
...@@ -264,9 +255,9 @@ static const struct cirrusfb_board_info_rec { ...@@ -264,9 +255,9 @@ static const struct cirrusfb_board_info_rec {
/* guess */ /* guess */
135100, 135100, 135100, 135100, 135100, 135100, 135100, 135100, 135100, 135100,
}, },
.init_sr07 = FALSE, .init_sr07 = false,
.init_sr1f = FALSE, .init_sr1f = false,
.scrn_start_bit19 = TRUE, .scrn_start_bit19 = true,
} }
}; };
...@@ -815,7 +806,7 @@ static int cirrusfb_check_var(struct fb_var_screeninfo *var, ...@@ -815,7 +806,7 @@ static int cirrusfb_check_var(struct fb_var_screeninfo *var,
default: default:
DPRINTK("Unsupported bpp size: %d\n", var->bits_per_pixel); DPRINTK("Unsupported bpp size: %d\n", var->bits_per_pixel);
assert (FALSE); assert(false);
/* should never occur */ /* should never occur */
break; break;
} }
...@@ -886,7 +877,7 @@ static int cirrusfb_decode_var (const struct fb_var_screeninfo *var, ...@@ -886,7 +877,7 @@ static int cirrusfb_decode_var (const struct fb_var_screeninfo *var,
default: default:
DPRINTK("Unsupported bpp size: %d\n", var->bits_per_pixel); DPRINTK("Unsupported bpp size: %d\n", var->bits_per_pixel);
assert (FALSE); assert(false);
/* should never occur */ /* should never occur */
break; break;
} }
...@@ -3203,7 +3194,7 @@ void cirrusfb_dbg_print_regs (caddr_t regbase, cirrusfb_dbg_reg_class_t reg_clas ...@@ -3203,7 +3194,7 @@ void cirrusfb_dbg_print_regs (caddr_t regbase, cirrusfb_dbg_reg_class_t reg_clas
break; break;
default: default:
/* should never occur */ /* should never occur */
assert (FALSE); assert(false);
break; break;
} }
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment