Skip to content
Projects
Groups
Snippets
Help
Loading...
Help
Support
Keyboard shortcuts
?
Submit feedback
Contribute to GitLab
Sign in / Register
Toggle navigation
L
linux
Project overview
Project overview
Details
Activity
Releases
Repository
Repository
Files
Commits
Branches
Tags
Contributors
Graph
Compare
Issues
0
Issues
0
List
Boards
Labels
Milestones
Merge Requests
0
Merge Requests
0
Analytics
Analytics
Repository
Value Stream
Wiki
Wiki
Snippets
Snippets
Members
Members
Collapse sidebar
Close sidebar
Activity
Graph
Create a new issue
Commits
Issue Boards
Open sidebar
Kirill Smelkov
linux
Commits
d20ced23
Commit
d20ced23
authored
Sep 14, 2016
by
Arnd Bergmann
Browse files
Options
Browse Files
Download
Plain Diff
Merge branch 'dt/irq-fix' into fixes
* dt/irq-fix: arm64: dts: Fix broken architected timer interrupt trigger
parents
7ccb8e63
f2a89d3b
Changes
11
Show whitespace changes
Inline
Side-by-side
Showing
11 changed files
with
44 additions
and
44 deletions
+44
-44
arch/arm64/boot/dts/altera/socfpga_stratix10.dtsi
arch/arm64/boot/dts/altera/socfpga_stratix10.dtsi
+4
-4
arch/arm64/boot/dts/amlogic/meson-gxbb.dtsi
arch/arm64/boot/dts/amlogic/meson-gxbb.dtsi
+4
-4
arch/arm64/boot/dts/apm/apm-storm.dtsi
arch/arm64/boot/dts/apm/apm-storm.dtsi
+4
-4
arch/arm64/boot/dts/broadcom/ns2.dtsi
arch/arm64/boot/dts/broadcom/ns2.dtsi
+4
-4
arch/arm64/boot/dts/cavium/thunder-88xx.dtsi
arch/arm64/boot/dts/cavium/thunder-88xx.dtsi
+4
-4
arch/arm64/boot/dts/exynos/exynos7.dtsi
arch/arm64/boot/dts/exynos/exynos7.dtsi
+4
-4
arch/arm64/boot/dts/freescale/fsl-ls1043a.dtsi
arch/arm64/boot/dts/freescale/fsl-ls1043a.dtsi
+4
-4
arch/arm64/boot/dts/freescale/fsl-ls2080a.dtsi
arch/arm64/boot/dts/freescale/fsl-ls2080a.dtsi
+4
-4
arch/arm64/boot/dts/marvell/armada-ap806.dtsi
arch/arm64/boot/dts/marvell/armada-ap806.dtsi
+4
-4
arch/arm64/boot/dts/socionext/uniphier-ph1-ld20.dtsi
arch/arm64/boot/dts/socionext/uniphier-ph1-ld20.dtsi
+4
-4
arch/arm64/boot/dts/xilinx/zynqmp.dtsi
arch/arm64/boot/dts/xilinx/zynqmp.dtsi
+4
-4
No files found.
arch/arm64/boot/dts/altera/socfpga_stratix10.dtsi
View file @
d20ced23
...
...
@@ -255,10 +255,10 @@ sysmgr: sysmgr@ffd12000 {
/* Local timer */
timer {
compatible = "arm,armv8-timer";
interrupts = <1 13 0xf0
1
>,
<1 14 0xf0
1
>,
<1 11 0xf0
1
>,
<1 10 0xf0
1
>;
interrupts = <1 13 0xf0
8
>,
<1 14 0xf0
8
>,
<1 11 0xf0
8
>,
<1 10 0xf0
8
>;
};
timer0: timer0@ffc03000 {
...
...
arch/arm64/boot/dts/amlogic/meson-gxbb.dtsi
View file @
d20ced23
...
...
@@ -102,13 +102,13 @@ psci {
timer {
compatible = "arm,armv8-timer";
interrupts = <GIC_PPI 13
(GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_
EDGE_RISING
)>,
(GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_
LEVEL_LOW
)>,
<GIC_PPI 14
(GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_
EDGE_RISING
)>,
(GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_
LEVEL_LOW
)>,
<GIC_PPI 11
(GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_
EDGE_RISING
)>,
(GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_
LEVEL_LOW
)>,
<GIC_PPI 10
(GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_
EDGE_RISING
)>;
(GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_
LEVEL_LOW
)>;
};
xtal: xtal-clk {
...
...
arch/arm64/boot/dts/apm/apm-storm.dtsi
View file @
d20ced23
...
...
@@ -110,10 +110,10 @@ gic: interrupt-controller@78010000 {
timer {
compatible = "arm,armv8-timer";
interrupts = <1 0 0xff0
1
>, /* Secure Phys IRQ */
<1 13 0xff0
1
>, /* Non-secure Phys IRQ */
<1 14 0xff0
1
>, /* Virt IRQ */
<1 15 0xff0
1
>; /* Hyp IRQ */
interrupts = <1 0 0xff0
8
>, /* Secure Phys IRQ */
<1 13 0xff0
8
>, /* Non-secure Phys IRQ */
<1 14 0xff0
8
>, /* Virt IRQ */
<1 15 0xff0
8
>; /* Hyp IRQ */
clock-frequency = <50000000>;
};
...
...
arch/arm64/boot/dts/broadcom/ns2.dtsi
View file @
d20ced23
...
...
@@ -88,13 +88,13 @@ psci {
timer {
compatible = "arm,armv8-timer";
interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(0xff) |
IRQ_TYPE_
EDGE_RISING
)>,
IRQ_TYPE_
LEVEL_LOW
)>,
<GIC_PPI 14 (GIC_CPU_MASK_RAW(0xff) |
IRQ_TYPE_
EDGE_RISING
)>,
IRQ_TYPE_
LEVEL_LOW
)>,
<GIC_PPI 11 (GIC_CPU_MASK_RAW(0xff) |
IRQ_TYPE_
EDGE_RISING
)>,
IRQ_TYPE_
LEVEL_LOW
)>,
<GIC_PPI 10 (GIC_CPU_MASK_RAW(0xff) |
IRQ_TYPE_
EDGE_RISING
)>;
IRQ_TYPE_
LEVEL_LOW
)>;
};
pmu {
...
...
arch/arm64/boot/dts/cavium/thunder-88xx.dtsi
View file @
d20ced23
...
...
@@ -354,10 +354,10 @@ cpu@20f {
timer {
compatible = "arm,armv8-timer";
interrupts = <1 13
0xff01
>,
<1 14
0xff01
>,
<1 11
0xff01
>,
<1 10
0xff01
>;
interrupts = <1 13
4
>,
<1 14
4
>,
<1 11
4
>,
<1 10
4
>;
};
pmu {
...
...
arch/arm64/boot/dts/exynos/exynos7.dtsi
View file @
d20ced23
...
...
@@ -473,10 +473,10 @@ hsi2c_11: hsi2c@136a0000 {
timer {
compatible = "arm,armv8-timer";
interrupts = <1 13 0xff0
1
>,
<1 14 0xff0
1
>,
<1 11 0xff0
1
>,
<1 10 0xff0
1
>;
interrupts = <1 13 0xff0
8
>,
<1 14 0xff0
8
>,
<1 11 0xff0
8
>,
<1 10 0xff0
8
>;
};
pmu_system_controller: system-controller@105c0000 {
...
...
arch/arm64/boot/dts/freescale/fsl-ls1043a.dtsi
View file @
d20ced23
...
...
@@ -119,10 +119,10 @@ reboot {
timer {
compatible = "arm,armv8-timer";
interrupts = <1 13 0x
1
>, /* Physical Secure PPI */
<1 14 0x
1
>, /* Physical Non-Secure PPI */
<1 11 0x
1
>, /* Virtual PPI */
<1 10 0x
1
>; /* Hypervisor PPI */
interrupts = <1 13 0x
f08
>, /* Physical Secure PPI */
<1 14 0x
f08
>, /* Physical Non-Secure PPI */
<1 11 0x
f08
>, /* Virtual PPI */
<1 10 0x
f08
>; /* Hypervisor PPI */
};
pmu {
...
...
arch/arm64/boot/dts/freescale/fsl-ls2080a.dtsi
View file @
d20ced23
...
...
@@ -191,10 +191,10 @@ reboot {
timer {
compatible = "arm,armv8-timer";
interrupts = <1 13
0x8
>, /* Physical Secure PPI, active-low */
<1 14
0x8
>, /* Physical Non-Secure PPI, active-low */
<1 11
0x8
>, /* Virtual PPI, active-low */
<1 10
0x8
>; /* Hypervisor PPI, active-low */
interrupts = <1 13
4
>, /* Physical Secure PPI, active-low */
<1 14
4
>, /* Physical Non-Secure PPI, active-low */
<1 11
4
>, /* Virtual PPI, active-low */
<1 10
4
>; /* Hypervisor PPI, active-low */
};
pmu {
...
...
arch/arm64/boot/dts/marvell/armada-ap806.dtsi
View file @
d20ced23
...
...
@@ -122,10 +122,10 @@ gic_v2m3: v2m@2b0000 {
timer
{
compatible
=
"arm,armv8-timer"
;
interrupts
=
<
GIC_PPI
13
(
GIC_CPU_MASK_SIMPLE
(
4
)
|
IRQ_TYPE_
EDGE_RISING
)>,
<
GIC_PPI
14
(
GIC_CPU_MASK_SIMPLE
(
4
)
|
IRQ_TYPE_
EDGE_RISING
)>,
<
GIC_PPI
11
(
GIC_CPU_MASK_SIMPLE
(
4
)
|
IRQ_TYPE_
EDGE_RISING
)>,
<
GIC_PPI
10
(
GIC_CPU_MASK_SIMPLE
(
4
)
|
IRQ_TYPE_
EDGE_RISING
)>;
interrupts
=
<
GIC_PPI
13
(
GIC_CPU_MASK_SIMPLE
(
4
)
|
IRQ_TYPE_
LEVEL_LOW
)>,
<
GIC_PPI
14
(
GIC_CPU_MASK_SIMPLE
(
4
)
|
IRQ_TYPE_
LEVEL_LOW
)>,
<
GIC_PPI
11
(
GIC_CPU_MASK_SIMPLE
(
4
)
|
IRQ_TYPE_
LEVEL_LOW
)>,
<
GIC_PPI
10
(
GIC_CPU_MASK_SIMPLE
(
4
)
|
IRQ_TYPE_
LEVEL_LOW
)>;
};
odmi
:
odmi
@
300000
{
...
...
arch/arm64/boot/dts/socionext/uniphier-ph1-ld20.dtsi
View file @
d20ced23
...
...
@@ -129,10 +129,10 @@ i2c_clk: i2c_clk {
timer {
compatible = "arm,armv8-timer";
interrupts = <1 13
0xf01
>,
<1 14
0xf01
>,
<1 11
0xf01
>,
<1 10
0xf01
>;
interrupts = <1 13
4
>,
<1 14
4
>,
<1 11
4
>,
<1 10
4
>;
};
soc {
...
...
arch/arm64/boot/dts/xilinx/zynqmp.dtsi
View file @
d20ced23
...
...
@@ -65,10 +65,10 @@ psci {
timer {
compatible = "arm,armv8-timer";
interrupt-parent = <&gic>;
interrupts = <1 13 0xf0
1
>,
<1 14 0xf0
1
>,
<1 11 0xf0
1
>,
<1 10 0xf0
1
>;
interrupts = <1 13 0xf0
8
>,
<1 14 0xf0
8
>,
<1 11 0xf0
8
>,
<1 10 0xf0
8
>;
};
amba_apu {
...
...
Write
Preview
Markdown
is supported
0%
Try again
or
attach a new file
Attach a file
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Cancel
Please
register
or
sign in
to comment