Commit d7513508 authored by Shyam Sundar S K's avatar Shyam Sundar S K Committed by David S. Miller

amd-xgbe: Update DMA coherency values

Based on the IOMMU configuration, the current cache control settings can
result in possible coherency issues. The hardware team has recommended
new settings for the PCI device path to eliminate the issue.

Fixes: 6f595959 ("amd-xgbe: Adjust register settings to improve performance")
Signed-off-by: default avatarShyam Sundar S K <Shyam-sundar.S-k@amd.com>
Acked-by: default avatarTom Lendacky <thomas.lendacky@amd.com>
Signed-off-by: default avatarDavid S. Miller <davem@davemloft.net>
parent 3e6fdeb2
...@@ -180,9 +180,9 @@ ...@@ -180,9 +180,9 @@
#define XGBE_DMA_SYS_AWCR 0x30303030 #define XGBE_DMA_SYS_AWCR 0x30303030
/* DMA cache settings - PCI device */ /* DMA cache settings - PCI device */
#define XGBE_DMA_PCI_ARCR 0x00000003 #define XGBE_DMA_PCI_ARCR 0x000f0f0f
#define XGBE_DMA_PCI_AWCR 0x13131313 #define XGBE_DMA_PCI_AWCR 0x0f0f0f0f
#define XGBE_DMA_PCI_AWARCR 0x00000313 #define XGBE_DMA_PCI_AWARCR 0x00000f0f
/* DMA channel interrupt modes */ /* DMA channel interrupt modes */
#define XGBE_IRQ_MODE_EDGE 0 #define XGBE_IRQ_MODE_EDGE 0
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment