Commit 09f3b37e authored by Vineet Gupta's avatar Vineet Gupta

ARC: entry.S: Introduce INTERRUPT_{PROLOGUE,EPILOGUE}

-common'ize macros for level 1 and level 2 interrupts
Signed-off-by: default avatarVineet Gupta <vgupta@synopsys.com>
parent fbfa26ae
...@@ -76,9 +76,6 @@ ...@@ -76,9 +76,6 @@
#define ECR_C_BIT_DTLB_LD_MISS 8 #define ECR_C_BIT_DTLB_LD_MISS 8
#define ECR_C_BIT_DTLB_ST_MISS 9 #define ECR_C_BIT_DTLB_ST_MISS 9
/* Dummy ECR values for Interrupts */
#define event_IRQ1 0x0031abcd
#define event_IRQ2 0x0032abcd
/* Auxiliary registers */ /* Auxiliary registers */
#define AUX_IDENTITY 4 #define AUX_IDENTITY 4
......
...@@ -465,55 +465,37 @@ ...@@ -465,55 +465,37 @@
/* orig_r0, ECR, user_r25 skipped automatically */ /* orig_r0, ECR, user_r25 skipped automatically */
.endm .endm
/* Dummy ECR values for Interrupts */
#define event_IRQ1 0x0031abcd
#define event_IRQ2 0x0032abcd
/*-------------------------------------------------------------- .macro INTERRUPT_PROLOGUE LVL
* Save all registers used by interrupt handlers.
*-------------------------------------------------------------*/
.macro SAVE_ALL_INT1
/* restore original r9 */ /* free up r9 as scratchpad */
PROLOG_RESTORE_REG r9, @int1_saved_reg PROLOG_FREEUP_REG r9, @int\LVL\()_saved_reg
/* now we are ready to save the remaining context :) */ /* Which mode (user/kernel) was the system in when intr occurred */
st event_IRQ1, [sp, 8] /* Dummy ECR */ lr r9, [status32_l\LVL\()]
st 0, [sp, 4] /* orig_r0 , N/A for IRQ */
SAVE_R0_TO_R12 SWITCH_TO_KERNEL_STK
PUSH gp
PUSH fp
PUSH blink
PUSH ilink1
PUSHAX status32_l1
PUSH lp_count
PUSHAX lp_end
PUSHAX lp_start
PUSHAX bta_l1
.endm
.macro SAVE_ALL_INT2
/*
* In SMP we can't use mem nor can we use SCRARCH_DATA0
* as we do for int1 because int2 can clobber it
* Hence 2 levels of intr are NOT allowed in SMP (by Kconfig)
*/
/* restore original r9 */ /* restore original r9 */
PROLOG_RESTORE_REG r9, @int2_saved_reg PROLOG_RESTORE_REG r9, @int\LVL\()_saved_reg
/* now we are ready to save the remaining context :) */ /* now we are ready to save the remaining context */
st event_IRQ2, [sp, 8] /* Dummy ECR */ st 0x003\LVL\()abcd, [sp, 8] /* Dummy ECR */
st 0, [sp, 4] /* orig_r0 , N/A for IRQ */ st 0, [sp, 4] /* orig_r0 , N/A for IRQ */
SAVE_R0_TO_R12 SAVE_R0_TO_R12
PUSH gp PUSH gp
PUSH fp PUSH fp
PUSH blink PUSH blink
PUSH ilink2 PUSH ilink\LVL\()
PUSHAX status32_l2 PUSHAX status32_l\LVL\()
PUSH lp_count PUSH lp_count
PUSHAX lp_end PUSHAX lp_end
PUSHAX lp_start PUSHAX lp_start
PUSHAX bta_l2 PUSHAX bta_l\LVL\()
.endm .endm
/*-------------------------------------------------------------- /*--------------------------------------------------------------
...@@ -525,17 +507,16 @@ ...@@ -525,17 +507,16 @@
* for memory load operations. If used in that way interrupts are deffered * for memory load operations. If used in that way interrupts are deffered
* by hardware and that is not good. * by hardware and that is not good.
*-------------------------------------------------------------*/ *-------------------------------------------------------------*/
.macro INTERRUPT_EPILOGUE LVL
.macro RESTORE_ALL_INT1 POPAX bta_l\LVL\()
POPAX bta_l1
POPAX lp_start POPAX lp_start
POPAX lp_end POPAX lp_end
POP r9 POP r9
mov lp_count, r9 ;LD to lp_count is not allowed mov lp_count, r9 ;LD to lp_count is not allowed
POPAX status32_l1 POPAX status32_l\LVL\()
POP ilink1 POP ilink\LVL\()
POP blink POP blink
POP fp POP fp
POP gp POP gp
...@@ -545,26 +526,6 @@ ...@@ -545,26 +526,6 @@
/* orig_r0, ECR, user_r25 skipped automatically */ /* orig_r0, ECR, user_r25 skipped automatically */
.endm .endm
.macro RESTORE_ALL_INT2
POPAX bta_l2
POPAX lp_start
POPAX lp_end
POP r9
mov lp_count, r9 ;LD to lp_count is not allowed
POPAX status32_l2
POP ilink2
POP blink
POP fp
POP gp
RESTORE_R12_TO_R0
ld sp, [sp] /* restore original sp */
/* orig_r0, ECR, user_r25 skipped automatically */
.endm
/* Get CPU-ID of this core */ /* Get CPU-ID of this core */
.macro GET_CPU_ID reg .macro GET_CPU_ID reg
lr \reg, [identity] lr \reg, [identity]
......
...@@ -186,14 +186,7 @@ reserved: ; processor restart ...@@ -186,14 +186,7 @@ reserved: ; processor restart
; --------------------------------------------- ; ---------------------------------------------
ENTRY(handle_interrupt_level2) ENTRY(handle_interrupt_level2)
; free up r9 as scratchpad INTERRUPT_PROLOGUE 2
PROLOG_FREEUP_REG r9, @int2_saved_reg
;Which mode (user/kernel) was the system in when intr occured
lr r9, [status32_l2]
SWITCH_TO_KERNEL_STK
SAVE_ALL_INT2
;------------------------------------------------------ ;------------------------------------------------------
; if L2 IRQ interrupted a L1 ISR, disable preemption ; if L2 IRQ interrupted a L1 ISR, disable preemption
...@@ -233,13 +226,7 @@ END(handle_interrupt_level2) ...@@ -233,13 +226,7 @@ END(handle_interrupt_level2)
; --------------------------------------------- ; ---------------------------------------------
ENTRY(handle_interrupt_level1) ENTRY(handle_interrupt_level1)
PROLOG_FREEUP_REG r9, @int1_saved_reg INTERRUPT_PROLOGUE 1
;Which mode (user/kernel) was the system in when intr occured
lr r9, [status32_l1]
SWITCH_TO_KERNEL_STK
SAVE_ALL_INT1
lr r0, [icause1] lr r0, [icause1]
and r0, r0, 0x1f and r0, r0, 0x1f
...@@ -698,7 +685,7 @@ not_exception: ...@@ -698,7 +685,7 @@ not_exception:
149: 149:
;return from level 2 ;return from level 2
RESTORE_ALL_INT2 INTERRUPT_EPILOGUE 2
debug_marker_l2: debug_marker_l2:
rtie rtie
...@@ -709,8 +696,7 @@ not_level2_interrupt: ...@@ -709,8 +696,7 @@ not_level2_interrupt:
bbit0 r10, STATUS_A1_BIT, not_level1_interrupt bbit0 r10, STATUS_A1_BIT, not_level1_interrupt
;return from level 1 ;return from level 1
INTERRUPT_EPILOGUE 1
RESTORE_ALL_INT1
debug_marker_l1: debug_marker_l1:
rtie rtie
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment