Skip to content
Projects
Groups
Snippets
Help
Loading...
Help
Support
Keyboard shortcuts
?
Submit feedback
Contribute to GitLab
Sign in / Register
Toggle navigation
L
linux
Project overview
Project overview
Details
Activity
Releases
Repository
Repository
Files
Commits
Branches
Tags
Contributors
Graph
Compare
Issues
0
Issues
0
List
Boards
Labels
Milestones
Merge Requests
0
Merge Requests
0
Analytics
Analytics
Repository
Value Stream
Wiki
Wiki
Snippets
Snippets
Members
Members
Collapse sidebar
Close sidebar
Activity
Graph
Create a new issue
Commits
Issue Boards
Open sidebar
nexedi
linux
Commits
10cdc1a7
Commit
10cdc1a7
authored
Oct 27, 2010
by
Mike Frysinger
Browse files
Options
Browse Files
Download
Email Patches
Plain Diff
Blackfin: unify pll.h headers
Signed-off-by:
Mike Frysinger
<
vapier@gentoo.org
>
parent
73a40064
Changes
8
Show whitespace changes
Inline
Side-by-side
Showing
8 changed files
with
93 additions
and
435 deletions
+93
-435
arch/blackfin/include/mach-common/pll.h
arch/blackfin/include/mach-common/pll.h
+86
-0
arch/blackfin/mach-bf518/include/mach/pll.h
arch/blackfin/mach-bf518/include/mach/pll.h
+1
-63
arch/blackfin/mach-bf527/include/mach/pll.h
arch/blackfin/mach-bf527/include/mach/pll.h
+1
-63
arch/blackfin/mach-bf533/include/mach/pll.h
arch/blackfin/mach-bf533/include/mach/pll.h
+1
-57
arch/blackfin/mach-bf537/include/mach/pll.h
arch/blackfin/mach-bf537/include/mach/pll.h
+1
-57
arch/blackfin/mach-bf538/include/mach/pll.h
arch/blackfin/mach-bf538/include/mach/pll.h
+1
-63
arch/blackfin/mach-bf548/include/mach/pll.h
arch/blackfin/mach-bf548/include/mach/pll.h
+1
-69
arch/blackfin/mach-bf561/include/mach/pll.h
arch/blackfin/mach-bf561/include/mach/pll.h
+1
-63
No files found.
arch/blackfin/include/mach-common/pll.h
0 → 100644
View file @
10cdc1a7
/*
* Copyright 2005-2010 Analog Devices Inc.
*
* Licensed under the GPL-2 or later.
*/
#ifndef _MACH_COMMON_PLL_H
#define _MACH_COMMON_PLL_H
#ifndef __ASSEMBLY__
#include <asm/blackfin.h>
#include <asm/irqflags.h>
#ifndef bfin_iwr_restore
static
inline
void
bfin_iwr_restore
(
unsigned
long
iwr0
,
unsigned
long
iwr1
,
unsigned
long
iwr2
)
{
#ifdef SIC_IWR
bfin_write_SIC_IWR
(
iwr0
);
#else
bfin_write_SIC_IWR0
(
iwr0
);
# ifdef SIC_IWR1
bfin_write_SIC_IWR1
(
iwr1
);
# endif
# ifdef SIC_IWR2
bfin_write_SIC_IWR2
(
iwr2
);
# endif
#endif
}
#endif
#ifndef bfin_iwr_save
static
inline
void
bfin_iwr_save
(
unsigned
long
niwr0
,
unsigned
long
niwr1
,
unsigned
long
niwr2
,
unsigned
long
*
iwr0
,
unsigned
long
*
iwr1
,
unsigned
long
*
iwr2
)
{
#ifdef SIC_IWR
*
iwr0
=
bfin_read_SIC_IWR
();
#else
*
iwr0
=
bfin_read_SIC_IWR0
();
# ifdef SIC_IWR1
*
iwr1
=
bfin_read_SIC_IWR1
();
# endif
# ifdef SIC_IWR2
*
iwr2
=
bfin_read_SIC_IWR2
();
# endif
#endif
bfin_iwr_restore
(
niwr0
,
niwr1
,
niwr2
);
}
#endif
static
inline
void
_bfin_write_pll_relock
(
u32
addr
,
unsigned
int
val
)
{
unsigned
long
flags
,
iwr0
,
iwr1
,
iwr2
;
if
(
val
==
bfin_read_PLL_CTL
())
return
;
flags
=
hard_local_irq_save
();
/* Enable the PLL Wakeup bit in SIC IWR */
bfin_iwr_save
(
IWR_ENABLE
(
0
),
0
,
0
,
&
iwr0
,
&
iwr1
,
&
iwr2
);
bfin_write16
(
addr
,
val
);
SSYNC
();
asm
(
"IDLE;"
);
bfin_iwr_restore
(
iwr0
,
iwr1
,
iwr2
);
hard_local_irq_restore
(
flags
);
}
/* Writing to PLL_CTL initiates a PLL relock sequence */
static
inline
void
bfin_write_PLL_CTL
(
unsigned
int
val
)
{
_bfin_write_pll_relock
(
PLL_CTL
,
val
);
}
/* Writing to VR_CTL initiates a PLL relock sequence */
static
inline
void
bfin_write_VR_CTL
(
unsigned
int
val
)
{
_bfin_write_pll_relock
(
VR_CTL
,
val
);
}
#endif
#endif
arch/blackfin/mach-bf518/include/mach/pll.h
View file @
10cdc1a7
/*
#include <mach-common/pll.h>
* Copyright 2008 Analog Devices Inc.
*
* Licensed under the GPL-2 or later
*/
#ifndef _MACH_PLL_H
#define _MACH_PLL_H
#include <asm/blackfin.h>
#include <asm/irqflags.h>
/* Writing to PLL_CTL initiates a PLL relock sequence. */
static
__inline__
void
bfin_write_PLL_CTL
(
unsigned
int
val
)
{
unsigned
long
flags
,
iwr0
,
iwr1
;
if
(
val
==
bfin_read_PLL_CTL
())
return
;
flags
=
hard_local_irq_save
();
/* Enable the PLL Wakeup bit in SIC IWR */
iwr0
=
bfin_read32
(
SIC_IWR0
);
iwr1
=
bfin_read32
(
SIC_IWR1
);
/* Only allow PPL Wakeup) */
bfin_write32
(
SIC_IWR0
,
IWR_ENABLE
(
0
));
bfin_write32
(
SIC_IWR1
,
0
);
bfin_write16
(
PLL_CTL
,
val
);
SSYNC
();
asm
(
"IDLE;"
);
bfin_write32
(
SIC_IWR0
,
iwr0
);
bfin_write32
(
SIC_IWR1
,
iwr1
);
hard_local_irq_restore
(
flags
);
}
/* Writing to VR_CTL initiates a PLL relock sequence. */
static
__inline__
void
bfin_write_VR_CTL
(
unsigned
int
val
)
{
unsigned
long
flags
,
iwr0
,
iwr1
;
if
(
val
==
bfin_read_VR_CTL
())
return
;
flags
=
hard_local_irq_save
();
/* Enable the PLL Wakeup bit in SIC IWR */
iwr0
=
bfin_read32
(
SIC_IWR0
);
iwr1
=
bfin_read32
(
SIC_IWR1
);
/* Only allow PPL Wakeup) */
bfin_write32
(
SIC_IWR0
,
IWR_ENABLE
(
0
));
bfin_write32
(
SIC_IWR1
,
0
);
bfin_write16
(
VR_CTL
,
val
);
SSYNC
();
asm
(
"IDLE;"
);
bfin_write32
(
SIC_IWR0
,
iwr0
);
bfin_write32
(
SIC_IWR1
,
iwr1
);
hard_local_irq_restore
(
flags
);
}
#endif
/* _MACH_PLL_H */
arch/blackfin/mach-bf527/include/mach/pll.h
View file @
10cdc1a7
/*
#include <mach-common/pll.h>
* Copyright 2007-2008 Analog Devices Inc.
*
* Licensed under the GPL-2 or later
*/
#ifndef _MACH_PLL_H
#define _MACH_PLL_H
#include <asm/blackfin.h>
#include <asm/irqflags.h>
/* Writing to PLL_CTL initiates a PLL relock sequence. */
static
__inline__
void
bfin_write_PLL_CTL
(
unsigned
int
val
)
{
unsigned
long
flags
,
iwr0
,
iwr1
;
if
(
val
==
bfin_read_PLL_CTL
())
return
;
flags
=
hard_local_irq_save
();
/* Enable the PLL Wakeup bit in SIC IWR */
iwr0
=
bfin_read32
(
SIC_IWR0
);
iwr1
=
bfin_read32
(
SIC_IWR1
);
/* Only allow PPL Wakeup) */
bfin_write32
(
SIC_IWR0
,
IWR_ENABLE
(
0
));
bfin_write32
(
SIC_IWR1
,
0
);
bfin_write16
(
PLL_CTL
,
val
);
SSYNC
();
asm
(
"IDLE;"
);
bfin_write32
(
SIC_IWR0
,
iwr0
);
bfin_write32
(
SIC_IWR1
,
iwr1
);
hard_local_irq_restore
(
flags
);
}
/* Writing to VR_CTL initiates a PLL relock sequence. */
static
__inline__
void
bfin_write_VR_CTL
(
unsigned
int
val
)
{
unsigned
long
flags
,
iwr0
,
iwr1
;
if
(
val
==
bfin_read_VR_CTL
())
return
;
flags
=
hard_local_irq_save
();
/* Enable the PLL Wakeup bit in SIC IWR */
iwr0
=
bfin_read32
(
SIC_IWR0
);
iwr1
=
bfin_read32
(
SIC_IWR1
);
/* Only allow PPL Wakeup) */
bfin_write32
(
SIC_IWR0
,
IWR_ENABLE
(
0
));
bfin_write32
(
SIC_IWR1
,
0
);
bfin_write16
(
VR_CTL
,
val
);
SSYNC
();
asm
(
"IDLE;"
);
bfin_write32
(
SIC_IWR0
,
iwr0
);
bfin_write32
(
SIC_IWR1
,
iwr1
);
hard_local_irq_restore
(
flags
);
}
#endif
/* _MACH_PLL_H */
arch/blackfin/mach-bf533/include/mach/pll.h
View file @
10cdc1a7
/*
#include <mach-common/pll.h>
* Copyright 2005-2008 Analog Devices Inc.
*
* Licensed under the GPL-2 or later
*/
#ifndef _MACH_PLL_H
#define _MACH_PLL_H
#include <asm/blackfin.h>
#include <asm/irqflags.h>
/* Writing to PLL_CTL initiates a PLL relock sequence. */
static
__inline__
void
bfin_write_PLL_CTL
(
unsigned
int
val
)
{
unsigned
long
flags
,
iwr
;
if
(
val
==
bfin_read_PLL_CTL
())
return
;
flags
=
hard_local_irq_save
();
/* Enable the PLL Wakeup bit in SIC IWR */
iwr
=
bfin_read32
(
SIC_IWR
);
/* Only allow PPL Wakeup) */
bfin_write32
(
SIC_IWR
,
IWR_ENABLE
(
0
));
bfin_write16
(
PLL_CTL
,
val
);
SSYNC
();
asm
(
"IDLE;"
);
bfin_write32
(
SIC_IWR
,
iwr
);
hard_local_irq_restore
(
flags
);
}
/* Writing to VR_CTL initiates a PLL relock sequence. */
static
__inline__
void
bfin_write_VR_CTL
(
unsigned
int
val
)
{
unsigned
long
flags
,
iwr
;
if
(
val
==
bfin_read_VR_CTL
())
return
;
flags
=
hard_local_irq_save
();
/* Enable the PLL Wakeup bit in SIC IWR */
iwr
=
bfin_read32
(
SIC_IWR
);
/* Only allow PPL Wakeup) */
bfin_write32
(
SIC_IWR
,
IWR_ENABLE
(
0
));
bfin_write16
(
VR_CTL
,
val
);
SSYNC
();
asm
(
"IDLE;"
);
bfin_write32
(
SIC_IWR
,
iwr
);
hard_local_irq_restore
(
flags
);
}
#endif
/* _MACH_PLL_H */
arch/blackfin/mach-bf537/include/mach/pll.h
View file @
10cdc1a7
/*
#include <mach-common/pll.h>
* Copyright 2005-2008 Analog Devices Inc.
*
* Licensed under the GPL-2 or later
*/
#ifndef _MACH_PLL_H
#define _MACH_PLL_H
#include <asm/blackfin.h>
#include <asm/irqflags.h>
/* Writing to PLL_CTL initiates a PLL relock sequence. */
static
__inline__
void
bfin_write_PLL_CTL
(
unsigned
int
val
)
{
unsigned
long
flags
,
iwr
;
if
(
val
==
bfin_read_PLL_CTL
())
return
;
flags
=
hard_local_irq_save
();
/* Enable the PLL Wakeup bit in SIC IWR */
iwr
=
bfin_read32
(
SIC_IWR
);
/* Only allow PPL Wakeup) */
bfin_write32
(
SIC_IWR
,
IWR_ENABLE
(
0
));
bfin_write16
(
PLL_CTL
,
val
);
SSYNC
();
asm
(
"IDLE;"
);
bfin_write32
(
SIC_IWR
,
iwr
);
hard_local_irq_restore
(
flags
);
}
/* Writing to VR_CTL initiates a PLL relock sequence. */
static
__inline__
void
bfin_write_VR_CTL
(
unsigned
int
val
)
{
unsigned
long
flags
,
iwr
;
if
(
val
==
bfin_read_VR_CTL
())
return
;
flags
=
hard_local_irq_save
();
/* Enable the PLL Wakeup bit in SIC IWR */
iwr
=
bfin_read32
(
SIC_IWR
);
/* Only allow PPL Wakeup) */
bfin_write32
(
SIC_IWR
,
IWR_ENABLE
(
0
));
bfin_write16
(
VR_CTL
,
val
);
SSYNC
();
asm
(
"IDLE;"
);
bfin_write32
(
SIC_IWR
,
iwr
);
hard_local_irq_restore
(
flags
);
}
#endif
/* _MACH_PLL_H */
arch/blackfin/mach-bf538/include/mach/pll.h
View file @
10cdc1a7
/*
#include <mach-common/pll.h>
* Copyright 2008-2009 Analog Devices Inc.
*
* Licensed under the GPL-2 or later.
*/
#ifndef _MACH_PLL_H
#define _MACH_PLL_H
#include <asm/blackfin.h>
#include <asm/irqflags.h>
/* Writing to PLL_CTL initiates a PLL relock sequence. */
static
__inline__
void
bfin_write_PLL_CTL
(
unsigned
int
val
)
{
unsigned
long
flags
,
iwr0
,
iwr1
;
if
(
val
==
bfin_read_PLL_CTL
())
return
;
flags
=
hard_local_irq_save
();
/* Enable the PLL Wakeup bit in SIC IWR */
iwr0
=
bfin_read32
(
SIC_IWR0
);
iwr1
=
bfin_read32
(
SIC_IWR1
);
/* Only allow PPL Wakeup) */
bfin_write32
(
SIC_IWR0
,
IWR_ENABLE
(
0
));
bfin_write32
(
SIC_IWR1
,
0
);
bfin_write16
(
PLL_CTL
,
val
);
SSYNC
();
asm
(
"IDLE;"
);
bfin_write32
(
SIC_IWR0
,
iwr0
);
bfin_write32
(
SIC_IWR1
,
iwr1
);
hard_local_irq_restore
(
flags
);
}
/* Writing to VR_CTL initiates a PLL relock sequence. */
static
__inline__
void
bfin_write_VR_CTL
(
unsigned
int
val
)
{
unsigned
long
flags
,
iwr0
,
iwr1
;
if
(
val
==
bfin_read_VR_CTL
())
return
;
flags
=
hard_local_irq_save
();
/* Enable the PLL Wakeup bit in SIC IWR */
iwr0
=
bfin_read32
(
SIC_IWR0
);
iwr1
=
bfin_read32
(
SIC_IWR1
);
/* Only allow PPL Wakeup) */
bfin_write32
(
SIC_IWR0
,
IWR_ENABLE
(
0
));
bfin_write32
(
SIC_IWR1
,
0
);
bfin_write16
(
VR_CTL
,
val
);
SSYNC
();
asm
(
"IDLE;"
);
bfin_write32
(
SIC_IWR0
,
iwr0
);
bfin_write32
(
SIC_IWR1
,
iwr1
);
hard_local_irq_restore
(
flags
);
}
#endif
/* _MACH_PLL_H */
arch/blackfin/mach-bf548/include/mach/pll.h
View file @
10cdc1a7
/*
#include <mach-common/pll.h>
* Copyright 2007-2008 Analog Devices Inc.
*
* Licensed under the GPL-2 or later.
*/
#ifndef _MACH_PLL_H
#define _MACH_PLL_H
#include <asm/blackfin.h>
#include <asm/irqflags.h>
/* Writing to PLL_CTL initiates a PLL relock sequence. */
static
__inline__
void
bfin_write_PLL_CTL
(
unsigned
int
val
)
{
unsigned
long
flags
,
iwr0
,
iwr1
,
iwr2
;
if
(
val
==
bfin_read_PLL_CTL
())
return
;
flags
=
hard_local_irq_save
();
/* Enable the PLL Wakeup bit in SIC IWR */
iwr0
=
bfin_read32
(
SIC_IWR0
);
iwr1
=
bfin_read32
(
SIC_IWR1
);
iwr2
=
bfin_read32
(
SIC_IWR2
);
/* Only allow PPL Wakeup) */
bfin_write32
(
SIC_IWR0
,
IWR_ENABLE
(
0
));
bfin_write32
(
SIC_IWR1
,
0
);
bfin_write32
(
SIC_IWR2
,
0
);
bfin_write16
(
PLL_CTL
,
val
);
SSYNC
();
asm
(
"IDLE;"
);
bfin_write32
(
SIC_IWR0
,
iwr0
);
bfin_write32
(
SIC_IWR1
,
iwr1
);
bfin_write32
(
SIC_IWR2
,
iwr2
);
hard_local_irq_restore
(
flags
);
}
/* Writing to VR_CTL initiates a PLL relock sequence. */
static
__inline__
void
bfin_write_VR_CTL
(
unsigned
int
val
)
{
unsigned
long
flags
,
iwr0
,
iwr1
,
iwr2
;
if
(
val
==
bfin_read_VR_CTL
())
return
;
flags
=
hard_local_irq_save
();
/* Enable the PLL Wakeup bit in SIC IWR */
iwr0
=
bfin_read32
(
SIC_IWR0
);
iwr1
=
bfin_read32
(
SIC_IWR1
);
iwr2
=
bfin_read32
(
SIC_IWR2
);
/* Only allow PPL Wakeup) */
bfin_write32
(
SIC_IWR0
,
IWR_ENABLE
(
0
));
bfin_write32
(
SIC_IWR1
,
0
);
bfin_write32
(
SIC_IWR2
,
0
);
bfin_write16
(
VR_CTL
,
val
);
SSYNC
();
asm
(
"IDLE;"
);
bfin_write32
(
SIC_IWR0
,
iwr0
);
bfin_write32
(
SIC_IWR1
,
iwr1
);
bfin_write32
(
SIC_IWR2
,
iwr2
);
hard_local_irq_restore
(
flags
);
}
#endif
/* _MACH_PLL_H */
arch/blackfin/mach-bf561/include/mach/pll.h
View file @
10cdc1a7
/*
#include <mach-common/pll.h>
* Copyright 2005-2009 Analog Devices Inc.
*
* Licensed under the GPL-2 or later.
*/
#ifndef _MACH_PLL_H
#define _MACH_PLL_H
#include <asm/blackfin.h>
#include <asm/irqflags.h>
/* Writing to PLL_CTL initiates a PLL relock sequence. */
static
__inline__
void
bfin_write_PLL_CTL
(
unsigned
int
val
)
{
unsigned
long
flags
,
iwr0
,
iwr1
;
if
(
val
==
bfin_read_PLL_CTL
())
return
;
flags
=
hard_local_irq_save
();
/* Enable the PLL Wakeup bit in SIC IWR */
iwr0
=
bfin_read32
(
SIC_IWR0
);
iwr1
=
bfin_read32
(
SIC_IWR1
);
/* Only allow PPL Wakeup) */
bfin_write32
(
SIC_IWR0
,
IWR_ENABLE
(
0
));
bfin_write32
(
SIC_IWR1
,
0
);
bfin_write16
(
PLL_CTL
,
val
);
SSYNC
();
asm
(
"IDLE;"
);
bfin_write32
(
SIC_IWR0
,
iwr0
);
bfin_write32
(
SIC_IWR1
,
iwr1
);
hard_local_irq_restore
(
flags
);
}
/* Writing to VR_CTL initiates a PLL relock sequence. */
static
__inline__
void
bfin_write_VR_CTL
(
unsigned
int
val
)
{
unsigned
long
flags
,
iwr0
,
iwr1
;
if
(
val
==
bfin_read_VR_CTL
())
return
;
flags
=
hard_local_irq_save
();
/* Enable the PLL Wakeup bit in SIC IWR */
iwr0
=
bfin_read32
(
SIC_IWR0
);
iwr1
=
bfin_read32
(
SIC_IWR1
);
/* Only allow PPL Wakeup) */
bfin_write32
(
SIC_IWR0
,
IWR_ENABLE
(
0
));
bfin_write32
(
SIC_IWR1
,
0
);
bfin_write16
(
VR_CTL
,
val
);
SSYNC
();
asm
(
"IDLE;"
);
bfin_write32
(
SIC_IWR0
,
iwr0
);
bfin_write32
(
SIC_IWR1
,
iwr1
);
hard_local_irq_restore
(
flags
);
}
#endif
/* _MACH_PLL_H */
Write
Preview
Markdown
is supported
0%
Try again
or
attach a new file
Attach a file
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Cancel
Please
register
or
sign in
to comment