Commit 184debdb authored by Dmytro Laktyushkin's avatar Dmytro Laktyushkin Committed by Alex Deucher

drm/amd/display: refactor dcn10 hw_sequencer to new reg access style

Signed-off-by: default avatarDmytro Laktyushkin <Dmytro.Laktyushkin@amd.com>
Reviewed-by: default avatarTony Cheng <Tony.Cheng@amd.com>
Acked-by: default avatarHarry Wentland <Harry.Wentland@amd.com>
Signed-off-by: default avatarAlex Deucher <alexander.deucher@amd.com>
parent fa6ecfc6
...@@ -122,11 +122,56 @@ ...@@ -122,11 +122,56 @@
HWSEQ_PHYPLL_REG_LIST(CRTC) HWSEQ_PHYPLL_REG_LIST(CRTC)
#if defined(CONFIG_DRM_AMD_DC_DCN1_0) #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
#define HWSEQ_DCN1_REG_LIST()\ #define HWSEQ_DCN_REG_LIST()\
HWSEQ_PIXEL_RATE_REG_LIST(OTG), \ HWSEQ_PIXEL_RATE_REG_LIST(OTG), \
HWSEQ_PHYPLL_REG_LIST(OTG) HWSEQ_PHYPLL_REG_LIST(OTG), \
SRII(OTG_GLOBAL_SYNC_STATUS, OTG, 0), \
SRII(OTG_GLOBAL_SYNC_STATUS, OTG, 1), \
SRII(OTG_GLOBAL_SYNC_STATUS, OTG, 2), \
SRII(OTG_GLOBAL_SYNC_STATUS, OTG, 3), \
SRII(DCHUBP_CNTL, HUBP, 0), \
SRII(DCHUBP_CNTL, HUBP, 1), \
SRII(DCHUBP_CNTL, HUBP, 2), \
SRII(DCHUBP_CNTL, HUBP, 3), \
SRII(HUBP_CLK_CNTL, HUBP, 0), \
SRII(HUBP_CLK_CNTL, HUBP, 1), \
SRII(HUBP_CLK_CNTL, HUBP, 2), \
SRII(HUBP_CLK_CNTL, HUBP, 3), \
SRII(DPP_CONTROL, DPP_TOP, 0), \
SRII(DPP_CONTROL, DPP_TOP, 1), \
SRII(DPP_CONTROL, DPP_TOP, 2), \
SRII(DPP_CONTROL, DPP_TOP, 3), \
SR(REFCLK_CNTL), \
SR(DCHUBBUB_GLOBAL_TIMER_CNTL), \
SR(DC_IP_REQUEST_CNTL), \
SR(DOMAIN0_PG_CONFIG), \
SR(DOMAIN1_PG_CONFIG), \
SR(DOMAIN2_PG_CONFIG), \
SR(DOMAIN3_PG_CONFIG), \
SR(DOMAIN4_PG_CONFIG), \
SR(DOMAIN5_PG_CONFIG), \
SR(DOMAIN6_PG_CONFIG), \
SR(DOMAIN7_PG_CONFIG), \
SR(DOMAIN0_PG_STATUS), \
SR(DOMAIN1_PG_STATUS), \
SR(DOMAIN2_PG_STATUS), \
SR(DOMAIN3_PG_STATUS), \
SR(DOMAIN4_PG_STATUS), \
SR(DOMAIN5_PG_STATUS), \
SR(DOMAIN6_PG_STATUS), \
SR(DOMAIN7_PG_STATUS), \
SR(DIO_MEM_PWR_CTRL), \
SR(DCCG_GATE_DISABLE_CNTL), \
SR(DCCG_GATE_DISABLE_CNTL2), \
SR(DCFCLK_CNTL)
#endif
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
#define HWSEQ_DCN1_REG_LIST()\
HWSEQ_DCN_REG_LIST()
#endif #endif
struct dce_hwseq_registers { struct dce_hwseq_registers {
uint32_t DCFE_CLOCK_CONTROL[6]; uint32_t DCFE_CLOCK_CONTROL[6];
uint32_t DCFEV_CLOCK_CONTROL; uint32_t DCFEV_CLOCK_CONTROL;
...@@ -134,13 +179,39 @@ struct dce_hwseq_registers { ...@@ -134,13 +179,39 @@ struct dce_hwseq_registers {
uint32_t BLND_V_UPDATE_LOCK[6]; uint32_t BLND_V_UPDATE_LOCK[6];
uint32_t BLND_CONTROL[6]; uint32_t BLND_CONTROL[6];
uint32_t BLNDV_CONTROL; uint32_t BLNDV_CONTROL;
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
/* DCE + DCN */
#endif
uint32_t CRTC_H_BLANK_START_END[6]; uint32_t CRTC_H_BLANK_START_END[6];
uint32_t PIXEL_RATE_CNTL[6]; uint32_t PIXEL_RATE_CNTL[6];
uint32_t PHYPLL_PIXEL_RATE_CNTL[6]; uint32_t PHYPLL_PIXEL_RATE_CNTL[6];
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
uint32_t OTG_GLOBAL_SYNC_STATUS[4];
uint32_t DCHUBP_CNTL[4];
uint32_t HUBP_CLK_CNTL[4];
uint32_t DPP_CONTROL[4];
uint32_t REFCLK_CNTL;
uint32_t DCHUBBUB_GLOBAL_TIMER_CNTL;
uint32_t DC_IP_REQUEST_CNTL;
uint32_t DOMAIN0_PG_CONFIG;
uint32_t DOMAIN1_PG_CONFIG;
uint32_t DOMAIN2_PG_CONFIG;
uint32_t DOMAIN3_PG_CONFIG;
uint32_t DOMAIN4_PG_CONFIG;
uint32_t DOMAIN5_PG_CONFIG;
uint32_t DOMAIN6_PG_CONFIG;
uint32_t DOMAIN7_PG_CONFIG;
uint32_t DOMAIN0_PG_STATUS;
uint32_t DOMAIN1_PG_STATUS;
uint32_t DOMAIN2_PG_STATUS;
uint32_t DOMAIN3_PG_STATUS;
uint32_t DOMAIN4_PG_STATUS;
uint32_t DOMAIN5_PG_STATUS;
uint32_t DOMAIN6_PG_STATUS;
uint32_t DOMAIN7_PG_STATUS;
uint32_t DIO_MEM_PWR_CTRL;
uint32_t DCCG_GATE_DISABLE_CNTL;
uint32_t DCCG_GATE_DISABLE_CNTL2;
uint32_t DCFCLK_CNTL;
#endif
}; };
/* set field name */ /* set field name */
#define HWS_SF(blk_name, reg_name, field_name, post_fix)\ #define HWS_SF(blk_name, reg_name, field_name, post_fix)\
...@@ -202,12 +273,52 @@ struct dce_hwseq_registers { ...@@ -202,12 +273,52 @@ struct dce_hwseq_registers {
HWSEQ_PHYPLL_MASK_SH_LIST(mask_sh, CRTC0_) HWSEQ_PHYPLL_MASK_SH_LIST(mask_sh, CRTC0_)
#if defined(CONFIG_DRM_AMD_DC_DCN1_0) #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
#define HWSEQ_DCN1_MASK_SH_LIST(mask_sh)\ #define HWSEQ_DCN_MASK_SH_LIST(mask_sh)\
HWSEQ_PIXEL_RATE_MASK_SH_LIST(mask_sh, OTG0_),\ HWSEQ_PIXEL_RATE_MASK_SH_LIST(mask_sh, OTG0_),\
HWSEQ_PHYPLL_MASK_SH_LIST(mask_sh, OTG0_) HWSEQ_PHYPLL_MASK_SH_LIST(mask_sh, OTG0_),\
HWS_SF(OTG0_, OTG_GLOBAL_SYNC_STATUS, VUPDATE_NO_LOCK_EVENT_CLEAR, mask_sh), \
HWS_SF(OTG0_, OTG_GLOBAL_SYNC_STATUS, VUPDATE_NO_LOCK_EVENT_OCCURRED, mask_sh), \
HWS_SF(HUBP0_, DCHUBP_CNTL, HUBP_NO_OUTSTANDING_REQ, mask_sh), \
HWS_SF(HUBP0_, DCHUBP_CNTL, HUBP_VTG_SEL, mask_sh), \
HWS_SF(HUBP0_, HUBP_CLK_CNTL, HUBP_CLOCK_ENABLE, mask_sh), \
HWS_SF(DPP_TOP0_, DPP_CONTROL, DPP_CLOCK_ENABLE, mask_sh), \
HWS_SF(, DCHUBBUB_GLOBAL_TIMER_CNTL, DCHUBBUB_GLOBAL_TIMER_ENABLE, mask_sh), \
HWS_SF(, DC_IP_REQUEST_CNTL, IP_REQUEST_EN, mask_sh), \
HWS_SF(, DOMAIN0_PG_CONFIG, DOMAIN0_POWER_FORCEON, mask_sh), \
HWS_SF(, DOMAIN0_PG_CONFIG, DOMAIN0_POWER_GATE, mask_sh), \
HWS_SF(, DOMAIN1_PG_CONFIG, DOMAIN1_POWER_FORCEON, mask_sh), \
HWS_SF(, DOMAIN1_PG_CONFIG, DOMAIN1_POWER_GATE, mask_sh), \
HWS_SF(, DOMAIN2_PG_CONFIG, DOMAIN2_POWER_FORCEON, mask_sh), \
HWS_SF(, DOMAIN2_PG_CONFIG, DOMAIN2_POWER_GATE, mask_sh), \
HWS_SF(, DOMAIN3_PG_CONFIG, DOMAIN3_POWER_FORCEON, mask_sh), \
HWS_SF(, DOMAIN3_PG_CONFIG, DOMAIN3_POWER_GATE, mask_sh), \
HWS_SF(, DOMAIN4_PG_CONFIG, DOMAIN4_POWER_FORCEON, mask_sh), \
HWS_SF(, DOMAIN4_PG_CONFIG, DOMAIN4_POWER_GATE, mask_sh), \
HWS_SF(, DOMAIN5_PG_CONFIG, DOMAIN5_POWER_FORCEON, mask_sh), \
HWS_SF(, DOMAIN5_PG_CONFIG, DOMAIN5_POWER_GATE, mask_sh), \
HWS_SF(, DOMAIN6_PG_CONFIG, DOMAIN6_POWER_FORCEON, mask_sh), \
HWS_SF(, DOMAIN6_PG_CONFIG, DOMAIN6_POWER_GATE, mask_sh), \
HWS_SF(, DOMAIN7_PG_CONFIG, DOMAIN7_POWER_FORCEON, mask_sh), \
HWS_SF(, DOMAIN7_PG_CONFIG, DOMAIN7_POWER_GATE, mask_sh), \
HWS_SF(, DOMAIN0_PG_STATUS, DOMAIN0_PGFSM_PWR_STATUS, mask_sh), \
HWS_SF(, DOMAIN1_PG_STATUS, DOMAIN1_PGFSM_PWR_STATUS, mask_sh), \
HWS_SF(, DOMAIN2_PG_STATUS, DOMAIN2_PGFSM_PWR_STATUS, mask_sh), \
HWS_SF(, DOMAIN3_PG_STATUS, DOMAIN3_PGFSM_PWR_STATUS, mask_sh), \
HWS_SF(, DOMAIN4_PG_STATUS, DOMAIN4_PGFSM_PWR_STATUS, mask_sh), \
HWS_SF(, DOMAIN5_PG_STATUS, DOMAIN5_PGFSM_PWR_STATUS, mask_sh), \
HWS_SF(, DOMAIN6_PG_STATUS, DOMAIN6_PGFSM_PWR_STATUS, mask_sh), \
HWS_SF(, DOMAIN7_PG_STATUS, DOMAIN7_PGFSM_PWR_STATUS, mask_sh), \
HWS_SF(, DCFCLK_CNTL, DCFCLK_GATE_DIS, mask_sh)
#endif
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
#define HWSEQ_DCN1_MASK_SH_LIST(mask_sh)\
HWSEQ_DCN_MASK_SH_LIST(mask_sh), \
HWS_SF1(OTG0_, PHYPLL_PIXEL_RATE_CNTL, PIXEL_RATE_PLL_SOURCE, mask_sh), \
HWS_SF(DPP_TOP0_, DPP_CONTROL, DPPCLK_RATE_CONTROL, mask_sh)
#endif #endif
#define HWSEQ_REG_FIED_LIST(type) \ #define HWSEQ_REG_FIELD_LIST(type) \
type DCFE_CLOCK_ENABLE; \ type DCFE_CLOCK_ENABLE; \
type DCFEV_CLOCK_ENABLE; \ type DCFEV_CLOCK_ENABLE; \
type DC_MEM_GLOBAL_PWR_REQ_DIS; \ type DC_MEM_GLOBAL_PWR_REQ_DIS; \
...@@ -225,12 +336,56 @@ struct dce_hwseq_registers { ...@@ -225,12 +336,56 @@ struct dce_hwseq_registers {
type PHYPLL_PIXEL_RATE_SOURCE; \ type PHYPLL_PIXEL_RATE_SOURCE; \
type PIXEL_RATE_PLL_SOURCE; \ type PIXEL_RATE_PLL_SOURCE; \
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
#define HWSEQ_DCN_REG_FIELD_LIST(type) \
type VUPDATE_NO_LOCK_EVENT_CLEAR; \
type VUPDATE_NO_LOCK_EVENT_OCCURRED; \
type HUBP_NO_OUTSTANDING_REQ; \
type HUBP_VTG_SEL; \
type HUBP_CLOCK_ENABLE; \
type DPP_CLOCK_ENABLE; \
type DPPCLK_RATE_CONTROL; \
type DCHUBBUB_GLOBAL_TIMER_ENABLE; \
type IP_REQUEST_EN; \
type DOMAIN0_POWER_FORCEON; \
type DOMAIN0_POWER_GATE; \
type DOMAIN1_POWER_FORCEON; \
type DOMAIN1_POWER_GATE; \
type DOMAIN2_POWER_FORCEON; \
type DOMAIN2_POWER_GATE; \
type DOMAIN3_POWER_FORCEON; \
type DOMAIN3_POWER_GATE; \
type DOMAIN4_POWER_FORCEON; \
type DOMAIN4_POWER_GATE; \
type DOMAIN5_POWER_FORCEON; \
type DOMAIN5_POWER_GATE; \
type DOMAIN6_POWER_FORCEON; \
type DOMAIN6_POWER_GATE; \
type DOMAIN7_POWER_FORCEON; \
type DOMAIN7_POWER_GATE; \
type DOMAIN0_PGFSM_PWR_STATUS; \
type DOMAIN1_PGFSM_PWR_STATUS; \
type DOMAIN2_PGFSM_PWR_STATUS; \
type DOMAIN3_PGFSM_PWR_STATUS; \
type DOMAIN4_PGFSM_PWR_STATUS; \
type DOMAIN5_PGFSM_PWR_STATUS; \
type DOMAIN6_PGFSM_PWR_STATUS; \
type DOMAIN7_PGFSM_PWR_STATUS; \
type DCFCLK_GATE_DIS;
#endif
struct dce_hwseq_shift { struct dce_hwseq_shift {
HWSEQ_REG_FIED_LIST(uint8_t) HWSEQ_REG_FIELD_LIST(uint8_t)
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
HWSEQ_DCN_REG_FIELD_LIST(uint8_t)
#endif
}; };
struct dce_hwseq_mask { struct dce_hwseq_mask {
HWSEQ_REG_FIED_LIST(uint32_t) HWSEQ_REG_FIELD_LIST(uint32_t)
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
HWSEQ_DCN_REG_FIELD_LIST(uint32_t)
#endif
}; };
......
...@@ -33,381 +33,120 @@ ...@@ -33,381 +33,120 @@
#include "dce110/dce110_hw_sequencer.h" #include "dce110/dce110_hw_sequencer.h"
#include "dce/dce_hwseq.h" #include "dce/dce_hwseq.h"
#include "abm.h" #include "abm.h"
#include "dcn10/dcn10_transform.h"
#include "dcn10/dcn10_mpc.h"
#include "dcn10/dcn10_timing_generator.h"
#include "mem_input.h" #include "mem_input.h"
#include "timing_generator.h" #include "timing_generator.h"
#include "opp.h" #include "opp.h"
#include "ipp.h" #include "ipp.h"
#include "dc_bios_types.h" #include "dc_bios_types.h"
#include "raven1/DCN/dcn_1_0_offset.h" #include "raven1/DCN/dcn_1_0_offset.h"
#include "raven1/DCN/dcn_1_0_sh_mask.h" #include "raven1/DCN/dcn_1_0_sh_mask.h"
#include "vega10/soc15ip.h" #include "vega10/soc15ip.h"
#include "custom_float.h" #include "custom_float.h"
#include "reg_helper.h"
#define CTX \
hws->ctx
#define REG(reg)\
hws->regs->reg
struct dcn10_hwseq_reg_offsets { #undef FN
uint32_t dchubp; #define FN(reg_name, field_name) \
uint32_t dpp; hws->shifts->field_name, hws->masks->field_name
uint32_t otg;
uint32_t vtg;
uint32_t fmt;
};
/* TODO: move to resource */
static const struct dcn10_hwseq_reg_offsets reg_offsets[] = {
{
.dchubp = (mmHUBP0_DCHUBP_CNTL - mmHUBP0_DCHUBP_CNTL),
.dpp = (mmCM0_CM_DGAM_CONTROL - mmCM0_CM_DGAM_CONTROL),
.otg = (mmOTG0_OTG_CONTROL - mmOTG0_OTG_CONTROL),
.vtg = (mmVTG0_CONTROL - mmVTG0_CONTROL),
.fmt = (mmFMT0_FMT_BIT_DEPTH_CONTROL -
mmFMT0_FMT_BIT_DEPTH_CONTROL),
},
{
.dchubp = (mmHUBP1_DCHUBP_CNTL - mmHUBP0_DCHUBP_CNTL),
.dpp = (mmCM1_CM_DGAM_CONTROL - mmCM0_CM_DGAM_CONTROL),
.otg = (mmOTG1_OTG_CONTROL - mmOTG0_OTG_CONTROL),
.vtg = (mmVTG1_CONTROL - mmVTG0_CONTROL),
.fmt = (mmFMT1_FMT_BIT_DEPTH_CONTROL -
mmFMT0_FMT_BIT_DEPTH_CONTROL),
},
{
.dchubp = (mmHUBP2_DCHUBP_CNTL - mmHUBP0_DCHUBP_CNTL),
.dpp = (mmCM2_CM_DGAM_CONTROL - mmCM0_CM_DGAM_CONTROL),
.otg = (mmOTG2_OTG_CONTROL - mmOTG0_OTG_CONTROL),
.vtg = (mmVTG2_CONTROL - mmVTG0_CONTROL),
.fmt = (mmFMT2_FMT_BIT_DEPTH_CONTROL -
mmFMT0_FMT_BIT_DEPTH_CONTROL),
},
{
.dchubp = (mmHUBP3_DCHUBP_CNTL - mmHUBP0_DCHUBP_CNTL),
.dpp = (mmCM3_CM_DGAM_CONTROL - mmCM0_CM_DGAM_CONTROL),
.otg = (mmOTG3_OTG_CONTROL - mmOTG0_OTG_CONTROL),
.vtg = (mmVTG3_CONTROL - mmVTG0_CONTROL),
.fmt = (mmFMT3_FMT_BIT_DEPTH_CONTROL -
mmFMT0_FMT_BIT_DEPTH_CONTROL),
}
};
#define HWSEQ_REG_UPDATE_N(reg_name, n, ...) \
generic_reg_update_soc15(ctx, inst_offset, reg_name, n, __VA_ARGS__)
#define HWSEQ_REG_SET_N(reg_name, n, ...) \
generic_reg_set_soc15(ctx, inst_offset, reg_name, n, __VA_ARGS__)
#define HWSEQ_REG_UPDATE(reg, field, val) \
HWSEQ_REG_UPDATE_N(reg, 1, FD(reg##__##field), val)
#define HWSEQ_REG_UPDATE_2(reg, field1, val1, field2, val2) \
HWSEQ_REG_UPDATE_N(reg, 2, FD(reg##__##field1), val1, FD(reg##__##field2), val2)
#define HWSEQ_REG_UPDATE_3(reg, field1, val1, field2, val2, field3, val3) \
HWSEQ_REG_UPDATE_N(reg, 2, FD(reg##__##field1), val1, FD(reg##__##field2), val2, FD(reg##__##field3), val3)
#define HWSEQ_REG_SET(reg, field, val) \
HWSEQ_REG_SET_N(reg, 1, FD(reg##__##field), val)
/* TODO should be moved to OTG */
static bool unlock_master_tg_and_wait(
struct dc_context *ctx,
uint8_t inst)
{
uint32_t inst_offset = reg_offsets[inst].otg;
HWSEQ_REG_UPDATE(OTG0_OTG_GLOBAL_SYNC_STATUS,
VUPDATE_NO_LOCK_EVENT_CLEAR, 1);
HWSEQ_REG_UPDATE(OTG0_OTG_MASTER_UPDATE_LOCK, OTG_MASTER_UPDATE_LOCK, 0);
if (!wait_reg(ctx, inst_offset, OTG0_OTG_GLOBAL_SYNC_STATUS, VUPDATE_NO_LOCK_EVENT_OCCURRED, 1)) {
dm_logger_write(ctx->logger, LOG_ERROR,
"wait for VUPDATE_NO_LOCK_EVENT_OCCURRED failed\n");
BREAK_TO_DEBUGGER();
return false;
}
return true;
}
static void wait_no_outstanding_request(
struct dc_context *ctx,
uint8_t plane_id)
{
uint32_t inst_offset = reg_offsets[plane_id].dchubp;
if (!wait_reg(ctx, inst_offset, HUBP0_DCHUBP_CNTL, HUBP_NO_OUTSTANDING_REQ, 1))
BREAK_TO_DEBUGGER();
}
static void disable_clocks( static void disable_clocks(
struct dc_context *ctx, struct dce_hwseq *hws,
uint8_t plane_id) uint8_t plane_id)
{ {
uint32_t inst_offset = reg_offsets[plane_id].dchubp; REG_UPDATE(HUBP_CLK_CNTL[plane_id], HUBP_CLOCK_ENABLE, 0);
generic_reg_update_soc15(ctx, inst_offset, HUBP0_HUBP_CLK_CNTL, 1, REG_UPDATE(DPP_CONTROL[plane_id], DPP_CLOCK_ENABLE, 0);
FD(HUBP0_HUBP_CLK_CNTL__HUBP_CLOCK_ENABLE), 0);
inst_offset = reg_offsets[plane_id].dpp;
generic_reg_update_soc15(ctx, inst_offset, DPP_TOP0_DPP_CONTROL, 1,
FD(DPP_TOP0_DPP_CONTROL__DPP_CLOCK_ENABLE), 0);
}
/* TODO: This is one time program during system boot up,
* this should be done within BIOS or CAIL
*/
static void dchubp_map_fb_to_mc(struct dc_context *ctx)
{
/* TODO: do not know where to program
* DCN_VM_SYSTEM_APERTURE_LOW_ADDR_LSB
*/
/*
* TODO: For real ASIC, FB_OFFSET may be need change to the same value
* as FB_BASE. Need re-visit this for real ASIC.
*/
dm_write_reg_soc15(ctx, mmDCHUBBUB_SDPIF_FB_BASE, 0, 0x80);
dm_write_reg_soc15(ctx, mmDCHUBBUB_SDPIF_FB_OFFSET, 0, 0);
dm_write_reg_soc15(ctx, mmDCHUBBUB_SDPIF_FB_TOP, 0, 0xFF);
generic_reg_set_soc15(ctx, 0, DCHUBBUB_SDPIF_CFG0, 7,
FD(DCHUBBUB_SDPIF_CFG0__SDPIF_DATA_RESPONSE_STATUS_CLEAR), 0,
FD(DCHUBBUB_SDPIF_CFG0__SDPIF_REQ_CREDIT_ERROR_CLEAR), 0,
FD(DCHUBBUB_SDPIF_CFG0__SDPIF_FLUSH_REQ_CREDIT_EN), 0,
FD(DCHUBBUB_SDPIF_CFG0__SDPIF_REQ_CREDIT_EN), 0,
FD(DCHUBBUB_SDPIF_CFG0__SDPIF_PORT_CONTROL), 1,
FD(DCHUBBUB_SDPIF_CFG0__SDPIF_UNIT_ID_BITMASK), 0xd3,
FD(DCHUBBUB_SDPIF_CFG0__SDPIF_CREDIT_DISCONNECT_DELAY), 0xc);
generic_reg_set_soc15(ctx, 0, DCHUBBUB_SDPIF_CFG1, 4,
FD(DCHUBBUB_SDPIF_CFG1__SDPIF_INSIDE_FB_IO), 0,
FD(DCHUBBUB_SDPIF_CFG1__SDPIF_INSIDE_FB_VC), 6,
FD(DCHUBBUB_SDPIF_CFG1__SDPIF_OUTSIDE_FB_IO), 1,
FD(DCHUBBUB_SDPIF_CFG1__SDPIF_OUTSIDE_FB_VC), 6);
generic_reg_set_soc15(ctx, 0, DCHUBBUB_SDPIF_FB_BASE, 1,
FD(DCHUBBUB_SDPIF_FB_BASE__SDPIF_FB_BASE), 0x000080);
generic_reg_set_soc15(ctx, 0, DCHUBBUB_SDPIF_FB_TOP, 1,
FD(DCHUBBUB_SDPIF_FB_TOP__SDPIF_FB_TOP), 0x0000ff);
generic_reg_set_soc15(ctx, 0, DCHUBBUB_SDPIF_AGP_BOT, 1,
FD(DCHUBBUB_SDPIF_AGP_BOT__SDPIF_AGP_BOT), 0x0000040);
generic_reg_set_soc15(ctx, 0, DCHUBBUB_SDPIF_AGP_TOP, 1,
FD(DCHUBBUB_SDPIF_AGP_TOP__SDPIF_AGP_TOP), 0x00001ff);
generic_reg_set_soc15(ctx, 0, DCHUBBUB_SDPIF_AGP_BASE, 1,
FD(DCHUBBUB_SDPIF_AGP_BASE__SDPIF_AGP_BASE), 0x0000080);
generic_reg_set_soc15(ctx, 0, DCHUBBUB_SDPIF_APER_TOP, 1,
FD(DCHUBBUB_SDPIF_APER_TOP__SDPIF_APER_TOP), 0x00007ff);
generic_reg_set_soc15(ctx, 0, DCHUBBUB_SDPIF_APER_DEF_0, 1,
FD(DCHUBBUB_SDPIF_APER_DEF_0__SDPIF_APER_DEF_0), 0xdeadbeef);
generic_reg_set_soc15(ctx, 0, DCHUBBUB_SDPIF_MARC_RELOC_LO_0, 2,
FD(DCHUBBUB_SDPIF_MARC_RELOC_LO_0__SDPIF_MARC_EN_0), 0,
FD(DCHUBBUB_SDPIF_MARC_RELOC_LO_0__SDPIF_MARC_RELOC_LO_0), 0x90000);
generic_reg_set_soc15(ctx, 0, DCHUBBUB_SDPIF_MARC_LENGTH_LO_0, 1,
FD(DCHUBBUB_SDPIF_MARC_LENGTH_LO_0__SDPIF_MARC_LENGTH_LO_0), 0x10000);
generic_reg_set_soc15(ctx, 0, DCHUBBUB_SDPIF_MARC_BASE_LO_1, 1,
FD(DCHUBBUB_SDPIF_MARC_BASE_LO_1__SDPIF_MARC_BASE_LO_1), 0x10000);
generic_reg_set_soc15(ctx, 0, DCHUBBUB_SDPIF_MARC_RELOC_LO_1, 2,
FD(DCHUBBUB_SDPIF_MARC_RELOC_LO_1__SDPIF_MARC_EN_1), 0,
FD(DCHUBBUB_SDPIF_MARC_RELOC_LO_1__SDPIF_MARC_RELOC_LO_1), 0xa0000);
generic_reg_set_soc15(ctx, 0, DCHUBBUB_SDPIF_MARC_LENGTH_LO_1, 1,
FD(DCHUBBUB_SDPIF_MARC_LENGTH_LO_1__SDPIF_MARC_LENGTH_LO_1), 0x10000);
generic_reg_set_soc15(ctx, 0, DCHUBBUB_SDPIF_MARC_BASE_LO_2, 1,
FD(DCHUBBUB_SDPIF_MARC_BASE_LO_2__SDPIF_MARC_BASE_LO_2), 0x20000);
generic_reg_set_soc15(ctx, 0, DCHUBBUB_SDPIF_MARC_RELOC_LO_2, 2,
FD(DCHUBBUB_SDPIF_MARC_RELOC_LO_2__SDPIF_MARC_EN_2), 0,
FD(DCHUBBUB_SDPIF_MARC_RELOC_LO_2__SDPIF_MARC_RELOC_LO_2), 0xb0000);
generic_reg_set_soc15(ctx, 0, DCHUBBUB_SDPIF_MARC_LENGTH_LO_2, 1,
FD(DCHUBBUB_SDPIF_MARC_LENGTH_LO_2__SDPIF_MARC_LENGTH_LO_2), 0x10000);
generic_reg_set_soc15(ctx, 0, DCHUBBUB_SDPIF_MARC_BASE_LO_3, 1,
FD(DCHUBBUB_SDPIF_MARC_BASE_LO_3__SDPIF_MARC_BASE_LO_3), 0x30000);
generic_reg_set_soc15(ctx, 0, DCHUBBUB_SDPIF_MARC_RELOC_LO_3, 2,
FD(DCHUBBUB_SDPIF_MARC_RELOC_LO_3__SDPIF_MARC_EN_3), 0,
FD(DCHUBBUB_SDPIF_MARC_RELOC_LO_3__SDPIF_MARC_RELOC_LO_3), 0xc0000);
generic_reg_set_soc15(ctx, 0, DCHUBBUB_SDPIF_MARC_LENGTH_LO_3, 1,
FD(DCHUBBUB_SDPIF_MARC_LENGTH_LO_3__SDPIF_MARC_LENGTH_LO_3), 0x10000);
/* TODO: Is DCN_VM_SYSTEM_APERTURE address one time programming?
* Are all 4 hubp programmed with the same address?
*/
dm_write_reg_soc15(ctx, mmHUBPREQ0_DCN_VM_SYSTEM_APERTURE_LOW_ADDR_LSB, 0, 0x80000);
dm_write_reg_soc15(ctx, mmHUBPREQ0_DCN_VM_SYSTEM_APERTURE_LOW_ADDR_MSB, 0, 0);
dm_write_reg_soc15(ctx, mmHUBPREQ0_DCN_VM_SYSTEM_APERTURE_HIGH_ADDR_LSB, 0, 0x100000);
dm_write_reg_soc15(ctx, mmHUBPREQ0_DCN_VM_SYSTEM_APERTURE_HIGH_ADDR_MSB, 0, 0);
dm_write_reg_soc15(ctx, mmHUBPREQ0_DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB, 0, 0x80000);
dm_write_reg_soc15(ctx, mmHUBPREQ0_DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB, 0, 0);
dm_write_reg_soc15(ctx, mmHUBPREQ1_DCN_VM_SYSTEM_APERTURE_LOW_ADDR_LSB, 0, 0x80000);
dm_write_reg_soc15(ctx, mmHUBPREQ1_DCN_VM_SYSTEM_APERTURE_LOW_ADDR_MSB, 0, 0);
dm_write_reg_soc15(ctx, mmHUBPREQ1_DCN_VM_SYSTEM_APERTURE_HIGH_ADDR_LSB, 0, 0x100000);
dm_write_reg_soc15(ctx, mmHUBPREQ1_DCN_VM_SYSTEM_APERTURE_HIGH_ADDR_MSB, 0, 0);
dm_write_reg_soc15(ctx, mmHUBPREQ1_DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB, 0, 0x80000);
dm_write_reg_soc15(ctx, mmHUBPREQ1_DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB, 0, 0);
dm_write_reg_soc15(ctx, mmHUBPREQ2_DCN_VM_SYSTEM_APERTURE_LOW_ADDR_LSB, 0, 0x80000);
dm_write_reg_soc15(ctx, mmHUBPREQ2_DCN_VM_SYSTEM_APERTURE_LOW_ADDR_MSB, 0, 0);
dm_write_reg_soc15(ctx, mmHUBPREQ2_DCN_VM_SYSTEM_APERTURE_HIGH_ADDR_LSB, 0, 0x100000);
dm_write_reg_soc15(ctx, mmHUBPREQ2_DCN_VM_SYSTEM_APERTURE_HIGH_ADDR_MSB, 0, 0);
dm_write_reg_soc15(ctx, mmHUBPREQ2_DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB, 0, 0x80000);
dm_write_reg_soc15(ctx, mmHUBPREQ2_DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB, 0, 0);
dm_write_reg_soc15(ctx, mmHUBPREQ3_DCN_VM_SYSTEM_APERTURE_LOW_ADDR_LSB, 0, 0x80000);
dm_write_reg_soc15(ctx, mmHUBPREQ3_DCN_VM_SYSTEM_APERTURE_LOW_ADDR_MSB, 0, 0);
dm_write_reg_soc15(ctx, mmHUBPREQ3_DCN_VM_SYSTEM_APERTURE_HIGH_ADDR_LSB, 0, 0x100000);
dm_write_reg_soc15(ctx, mmHUBPREQ3_DCN_VM_SYSTEM_APERTURE_HIGH_ADDR_MSB, 0, 0);
dm_write_reg_soc15(ctx, mmHUBPREQ3_DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB, 0, 0x80000);
dm_write_reg_soc15(ctx, mmHUBPREQ3_DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB, 0, 0);
}
/* TODO: This is one time program during system boot up,
* this should be done within BIOS
*/
static void dchubup_setup_timer(struct dc_context *ctx)
{
dm_write_reg_soc15(ctx, mmREFCLK_CNTL, 0, 0);
generic_reg_update_soc15(ctx, 0, DCHUBBUB_GLOBAL_TIMER_CNTL, 1,
FD(DCHUBBUB_GLOBAL_TIMER_CNTL__DCHUBBUB_GLOBAL_TIMER_ENABLE), 1);
}
/* TODO: Need input parameter to tell current DCHUB pipe tie to which OTG
* VTG is within DCHUBBUB which is commond block share by each pipe HUBP.
* VTG is 1:1 mapping with OTG. Each pipe HUBP will select which VTG
*/
static void select_vtg(
struct dc_context *ctx,
uint8_t plane_id,
uint8_t inst)
{
uint32_t inst_offset = reg_offsets[plane_id].dchubp;
HWSEQ_REG_UPDATE(HUBP0_DCHUBP_CNTL, HUBP_VTG_SEL, inst);
}
static void enable_dcfclk(
struct dc_context *ctx,
uint8_t plane_id,
uint32_t requested_pix_clk,
bool dppclk_div)
{
uint32_t inst_offset = reg_offsets[plane_id].dchubp;
HWSEQ_REG_UPDATE(HUBP0_HUBP_CLK_CNTL, HUBP_CLOCK_ENABLE, 1);
} }
static void enable_dppclk( static void enable_dppclk(
struct dc_context *ctx, struct dce_hwseq *hws,
uint8_t plane_id, uint8_t plane_id,
uint32_t requested_pix_clk, uint32_t requested_pix_clk,
bool dppclk_div) bool dppclk_div)
{ {
uint32_t inst_offset = reg_offsets[plane_id].dpp; dm_logger_write(hws->ctx->logger, LOG_SURFACE,
dm_logger_write(ctx->logger, LOG_SURFACE,
"dppclk_rate_control for pipe %d programed to %d\n", "dppclk_rate_control for pipe %d programed to %d\n",
plane_id, plane_id,
dppclk_div); dppclk_div);
/* TODO: find condition for DPP clock to DISPCLK or 1/2 DISPCLK */
if (dppclk_div) { if (dppclk_div) {
/* 1/2 DISPCLK*/ /* 1/2 DISPCLK*/
HWSEQ_REG_UPDATE_2(DPP_TOP0_DPP_CONTROL, REG_UPDATE_2(DPP_CONTROL[plane_id],
DPPCLK_RATE_CONTROL, 1, DPPCLK_RATE_CONTROL, 1,
DPP_CLOCK_ENABLE, 1); DPP_CLOCK_ENABLE, 1);
} else { } else {
/* DISPCLK */ /* DISPCLK */
HWSEQ_REG_UPDATE_2(DPP_TOP0_DPP_CONTROL, REG_UPDATE_2(DPP_CONTROL[plane_id],
DPPCLK_RATE_CONTROL, 0, DPPCLK_RATE_CONTROL, 0,
DPP_CLOCK_ENABLE, 1); DPP_CLOCK_ENABLE, 1);
} }
} }
static void enable_power_gating_plane( static void enable_power_gating_plane(
struct dc_context *ctx, struct dce_hwseq *hws,
bool enable) bool enable)
{ {
uint32_t inst_offset = 0; /* each register only has one instance */
bool force_on = 1; /* disable power gating */ bool force_on = 1; /* disable power gating */
if (enable) if (enable)
force_on = 0; force_on = 0;
/* DCHUBP0/1/2/3 */ /* DCHUBP0/1/2/3 */
HWSEQ_REG_UPDATE(DOMAIN0_PG_CONFIG, DOMAIN0_POWER_FORCEON, force_on); REG_UPDATE(DOMAIN0_PG_CONFIG, DOMAIN0_POWER_FORCEON, force_on);
HWSEQ_REG_UPDATE(DOMAIN2_PG_CONFIG, DOMAIN2_POWER_FORCEON, force_on); REG_UPDATE(DOMAIN2_PG_CONFIG, DOMAIN2_POWER_FORCEON, force_on);
HWSEQ_REG_UPDATE(DOMAIN4_PG_CONFIG, DOMAIN4_POWER_FORCEON, force_on); REG_UPDATE(DOMAIN4_PG_CONFIG, DOMAIN4_POWER_FORCEON, force_on);
HWSEQ_REG_UPDATE(DOMAIN6_PG_CONFIG, DOMAIN6_POWER_FORCEON, force_on); REG_UPDATE(DOMAIN6_PG_CONFIG, DOMAIN6_POWER_FORCEON, force_on);
/* DPP0/1/2/3 */ /* DPP0/1/2/3 */
HWSEQ_REG_UPDATE(DOMAIN1_PG_CONFIG, DOMAIN1_POWER_FORCEON, force_on); REG_UPDATE(DOMAIN1_PG_CONFIG, DOMAIN1_POWER_FORCEON, force_on);
HWSEQ_REG_UPDATE(DOMAIN3_PG_CONFIG, DOMAIN3_POWER_FORCEON, force_on); REG_UPDATE(DOMAIN3_PG_CONFIG, DOMAIN3_POWER_FORCEON, force_on);
HWSEQ_REG_UPDATE(DOMAIN5_PG_CONFIG, DOMAIN5_POWER_FORCEON, force_on); REG_UPDATE(DOMAIN5_PG_CONFIG, DOMAIN5_POWER_FORCEON, force_on);
HWSEQ_REG_UPDATE(DOMAIN7_PG_CONFIG, DOMAIN7_POWER_FORCEON, force_on); REG_UPDATE(DOMAIN7_PG_CONFIG, DOMAIN7_POWER_FORCEON, force_on);
} }
static void dpp_pg_control( static void dpp_pg_control(
struct dc_context *ctx, struct dce_hwseq *hws,
unsigned int dpp_inst, unsigned int dpp_inst,
bool power_on) bool power_on)
{ {
uint32_t inst_offset = 0;
uint32_t power_gate = power_on ? 0 : 1; uint32_t power_gate = power_on ? 0 : 1;
uint32_t pwr_status = power_on ? 0 : 2; uint32_t pwr_status = power_on ? 0 : 2;
if (ctx->dc->debug.disable_dpp_power_gate) if (hws->ctx->dc->debug.disable_dpp_power_gate)
return; return;
switch (dpp_inst) { switch (dpp_inst) {
case 0: /* DPP0 */ case 0: /* DPP0 */
HWSEQ_REG_UPDATE(DOMAIN1_PG_CONFIG, REG_UPDATE(DOMAIN1_PG_CONFIG,
DOMAIN1_POWER_GATE, power_gate); DOMAIN1_POWER_GATE, power_gate);
wait_reg(ctx, 0, DOMAIN1_PG_STATUS, REG_WAIT(DOMAIN1_PG_STATUS,
DOMAIN1_PGFSM_PWR_STATUS, pwr_status); DOMAIN1_PGFSM_PWR_STATUS, pwr_status, 20000, 200000);
break; break;
case 1: /* DPP1 */ case 1: /* DPP1 */
HWSEQ_REG_UPDATE(DOMAIN3_PG_CONFIG, REG_UPDATE(DOMAIN3_PG_CONFIG,
DOMAIN3_POWER_GATE, power_gate); DOMAIN3_POWER_GATE, power_gate);
wait_reg(ctx, 0, DOMAIN3_PG_STATUS, REG_WAIT(DOMAIN3_PG_STATUS,
DOMAIN3_PGFSM_PWR_STATUS, pwr_status); DOMAIN3_PGFSM_PWR_STATUS, pwr_status, 20000, 200000);
break; break;
case 2: /* DPP2 */ case 2: /* DPP2 */
HWSEQ_REG_UPDATE(DOMAIN5_PG_CONFIG, REG_UPDATE(DOMAIN5_PG_CONFIG,
DOMAIN5_POWER_GATE, power_gate); DOMAIN5_POWER_GATE, power_gate);
wait_reg(ctx, 0, DOMAIN5_PG_STATUS, REG_WAIT(DOMAIN5_PG_STATUS,
DOMAIN5_PGFSM_PWR_STATUS, pwr_status); DOMAIN5_PGFSM_PWR_STATUS, pwr_status, 20000, 200000);
break; break;
case 3: /* DPP3 */ case 3: /* DPP3 */
HWSEQ_REG_UPDATE(DOMAIN7_PG_CONFIG, REG_UPDATE(DOMAIN7_PG_CONFIG,
DOMAIN7_POWER_GATE, power_gate); DOMAIN7_POWER_GATE, power_gate);
wait_reg(ctx, 0, DOMAIN7_PG_STATUS, REG_WAIT(DOMAIN7_PG_STATUS,
DOMAIN7_PGFSM_PWR_STATUS, pwr_status); DOMAIN7_PGFSM_PWR_STATUS, pwr_status, 20000, 200000);
break; break;
default: default:
BREAK_TO_DEBUGGER(); BREAK_TO_DEBUGGER();
...@@ -416,45 +155,44 @@ static void dpp_pg_control( ...@@ -416,45 +155,44 @@ static void dpp_pg_control(
} }
static void hubp_pg_control( static void hubp_pg_control(
struct dc_context *ctx, struct dce_hwseq *hws,
unsigned int hubp_inst, unsigned int hubp_inst,
bool power_on) bool power_on)
{ {
uint32_t inst_offset = 0;
uint32_t power_gate = power_on ? 0 : 1; uint32_t power_gate = power_on ? 0 : 1;
uint32_t pwr_status = power_on ? 0 : 2; uint32_t pwr_status = power_on ? 0 : 2;
if (ctx->dc->debug.disable_hubp_power_gate) if (hws->ctx->dc->debug.disable_hubp_power_gate)
return; return;
switch (hubp_inst) { switch (hubp_inst) {
case 0: /* DCHUBP0 */ case 0: /* DCHUBP0 */
HWSEQ_REG_UPDATE(DOMAIN0_PG_CONFIG, REG_UPDATE(DOMAIN0_PG_CONFIG,
DOMAIN0_POWER_GATE, power_gate); DOMAIN0_POWER_GATE, power_gate);
wait_reg(ctx, 0, DOMAIN0_PG_STATUS, REG_WAIT(DOMAIN0_PG_STATUS,
DOMAIN0_PGFSM_PWR_STATUS, pwr_status); DOMAIN0_PGFSM_PWR_STATUS, pwr_status, 20000, 200000);
break; break;
case 1: /* DCHUBP1 */ case 1: /* DCHUBP1 */
HWSEQ_REG_UPDATE(DOMAIN2_PG_CONFIG, REG_UPDATE(DOMAIN2_PG_CONFIG,
DOMAIN2_POWER_GATE, power_gate); DOMAIN2_POWER_GATE, power_gate);
wait_reg(ctx, 0, DOMAIN2_PG_STATUS, REG_WAIT(DOMAIN2_PG_STATUS,
DOMAIN2_PGFSM_PWR_STATUS, pwr_status); DOMAIN2_PGFSM_PWR_STATUS, pwr_status, 20000, 200000);
break; break;
case 2: /* DCHUBP2 */ case 2: /* DCHUBP2 */
HWSEQ_REG_UPDATE(DOMAIN4_PG_CONFIG, REG_UPDATE(DOMAIN4_PG_CONFIG,
DOMAIN4_POWER_GATE, power_gate); DOMAIN4_POWER_GATE, power_gate);
wait_reg(ctx, 0, DOMAIN4_PG_STATUS, REG_WAIT(DOMAIN4_PG_STATUS,
DOMAIN4_PGFSM_PWR_STATUS, pwr_status); DOMAIN4_PGFSM_PWR_STATUS, pwr_status, 20000, 200000);
break; break;
case 3: /* DCHUBP3 */ case 3: /* DCHUBP3 */
HWSEQ_REG_UPDATE(DOMAIN6_PG_CONFIG, REG_UPDATE(DOMAIN6_PG_CONFIG,
DOMAIN6_POWER_GATE, power_gate); DOMAIN6_POWER_GATE, power_gate);
wait_reg(ctx, 0, DOMAIN6_PG_STATUS, REG_WAIT(DOMAIN6_PG_STATUS,
DOMAIN6_PGFSM_PWR_STATUS, pwr_status); DOMAIN6_PGFSM_PWR_STATUS, pwr_status, 20000, 200000);
break; break;
default: default:
BREAK_TO_DEBUGGER(); BREAK_TO_DEBUGGER();
...@@ -463,18 +201,16 @@ static void hubp_pg_control( ...@@ -463,18 +201,16 @@ static void hubp_pg_control(
} }
static void power_on_plane( static void power_on_plane(
struct dc_context *ctx, struct dce_hwseq *hws,
int plane_id) int plane_id)
{ {
uint32_t inst_offset = 0; REG_SET(DC_IP_REQUEST_CNTL, 0,
HWSEQ_REG_SET(DC_IP_REQUEST_CNTL,
IP_REQUEST_EN, 1); IP_REQUEST_EN, 1);
dpp_pg_control(ctx, plane_id, true); dpp_pg_control(hws, plane_id, true);
hubp_pg_control(ctx, plane_id, true); hubp_pg_control(hws, plane_id, true);
HWSEQ_REG_SET(DC_IP_REQUEST_CNTL, REG_SET(DC_IP_REQUEST_CNTL, 0,
IP_REQUEST_EN, 0); IP_REQUEST_EN, 0);
dm_logger_write(ctx->logger, LOG_DC, dm_logger_write(hws->ctx->logger, LOG_DC,
"Un-gated front end for pipe %d\n", plane_id); "Un-gated front end for pipe %d\n", plane_id);
} }
...@@ -513,47 +249,54 @@ static void bios_golden_init(struct core_dc *dc) ...@@ -513,47 +249,54 @@ static void bios_golden_init(struct core_dc *dc)
} }
} }
/*
* This should be done within BIOS, we are doing it for maximus only
*/
static void dchubup_setup_timer(struct dce_hwseq *hws)
{
REG_WRITE(REFCLK_CNTL, 0);
REG_UPDATE(DCHUBBUB_GLOBAL_TIMER_CNTL, DCHUBBUB_GLOBAL_TIMER_ENABLE, 1);
}
static void init_hw(struct core_dc *dc) static void init_hw(struct core_dc *dc)
{ {
int i; int i;
struct dc_bios *bp;
struct transform *xfm; struct transform *xfm;
struct abm *abm; struct abm *abm;
struct dce_hwseq *hws = dc->hwseq;
bp = dc->ctx->dc_bios; #if 1
if (IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) { if (IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) {
/* TODO: this will be moved to Diag or BIOS */ dchubup_setup_timer(dc->hwseq);
dchubup_setup_timer(dc->ctx);
/* TODO: dchubp_map_fb_to_mc will be moved to dchub interface /* TODO: dchubp_map_fb_to_mc will be moved to dchub interface
* between dc and kmd * between dc and kmd
*/ */
dchubp_map_fb_to_mc(dc->ctx); /*dchubp_map_fb_to_mc(dc->hwseq);*/
REG_WRITE(DIO_MEM_PWR_CTRL, 0);
if (!dc->public.debug.disable_clock_gate) {
/* enable all DCN clock gating */
REG_WRITE(DCCG_GATE_DISABLE_CNTL, 0);
enable_power_gating_plane(dc->ctx, true); REG_WRITE(DCCG_GATE_DISABLE_CNTL2, 0);
REG_UPDATE(DCFCLK_CNTL, DCFCLK_GATE_DIS, 0);
}
enable_power_gating_plane(dc->hwseq, true);
return; return;
} }
/* end of FPGA. Below if real ASIC */ /* end of FPGA. Below if real ASIC */
#endif
bios_golden_init(dc); bios_golden_init(dc);
for (i = 0; i < dc->res_pool->pipe_count; i++) { for (i = 0; i < dc->res_pool->pipe_count; i++) {
xfm = dc->res_pool->transforms[i]; xfm = dc->res_pool->transforms[i];
xfm->funcs->transform_reset(xfm); xfm->funcs->transform_reset(xfm);
/* TODOFPGA: may need later */
#if 0
xfm->funcs->transform_power_up(xfm);
dc->hwss.enable_display_pipe_clock_gating(
dc->ctx,
true);
#endif
} }
/* TODOFPGA: light sleep */
#if 0
dc->hwss.clock_gating_power_up(dc->ctx, false);
#endif
for (i = 0; i < dc->link_count; i++) { for (i = 0; i < dc->link_count; i++) {
/* Power up AND update implementation according to the /* Power up AND update implementation according to the
...@@ -601,67 +344,18 @@ static void init_hw(struct core_dc *dc) ...@@ -601,67 +344,18 @@ static void init_hw(struct core_dc *dc)
} }
/* power AFMT HDMI memory TODO: may move to dis/en output save power*/ /* power AFMT HDMI memory TODO: may move to dis/en output save power*/
generic_reg_set_soc15(dc->ctx, 0, DIO_MEM_PWR_CTRL, 7, REG_WRITE(DIO_MEM_PWR_CTRL, 0);
FD(DIO_MEM_PWR_CTRL__HDMI0_MEM_PWR_FORCE), 0,
FD(DIO_MEM_PWR_CTRL__HDMI1_MEM_PWR_FORCE), 0,
FD(DIO_MEM_PWR_CTRL__HDMI2_MEM_PWR_FORCE), 0,
FD(DIO_MEM_PWR_CTRL__HDMI3_MEM_PWR_FORCE), 0,
FD(DIO_MEM_PWR_CTRL__HDMI4_MEM_PWR_FORCE), 0,
FD(DIO_MEM_PWR_CTRL__HDMI5_MEM_PWR_FORCE), 0,
FD(DIO_MEM_PWR_CTRL__HDMI6_MEM_PWR_FORCE), 0);
if (!dc->public.debug.disable_clock_gate) { if (!dc->public.debug.disable_clock_gate) {
/* enable all DCN clock gating */ /* enable all DCN clock gating */
generic_reg_set_soc15(dc->ctx, 0, DCCG_GATE_DISABLE_CNTL, 19, REG_WRITE(DCCG_GATE_DISABLE_CNTL, 0);
FD(DCCG_GATE_DISABLE_CNTL__DISPCLK_DCCG_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL__DISPCLK_R_DCCG_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL__SOCCLK_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL__DPREFCLK_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL__DACACLK_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL__DVOACLK_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL__DPREFCLK_R_DCCG_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL__DPPCLK_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL__AOMCLK0_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL__AOMCLK1_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL__AOMCLK2_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL__AUDIO_DTO2_CLK_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL__DPREFCLK_GTC_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL__UNB_DB_CLK_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL__REFCLK_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL__REFCLK_R_DIG_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL__DSICLK_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL__BYTECLK_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL__ESCCLK_GATE_DISABLE), 0);
generic_reg_set_soc15(dc->ctx, 0, DCCG_GATE_DISABLE_CNTL2, 14,
FD(DCCG_GATE_DISABLE_CNTL2__SYMCLKA_FE_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL2__SYMCLKB_FE_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL2__SYMCLKC_FE_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL2__SYMCLKD_FE_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL2__SYMCLKE_FE_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL2__SYMCLKF_FE_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL2__SYMCLKG_FE_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL2__SYMCLKA_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL2__SYMCLKB_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL2__SYMCLKC_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL2__SYMCLKD_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL2__SYMCLKE_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL2__SYMCLKF_GATE_DISABLE), 0,
FD(DCCG_GATE_DISABLE_CNTL2__SYMCLKG_GATE_DISABLE), 0);
generic_reg_update_soc15(dc->ctx, 0, DCFCLK_CNTL, 1,
FD(DCFCLK_CNTL__DCFCLK_GATE_DIS), 0);
}
/* This power gating should be one-time program for DAL.
* It can only change by registry key
* TODO: new task will for this.
* if power gating is disable, power_on_plane and power_off_plane
* should be skip. Otherwise, hand will be met in power_off_plane
*/
enable_power_gating_plane(dc->ctx, true);
REG_WRITE(DCCG_GATE_DISABLE_CNTL2, 0);
REG_UPDATE(DCFCLK_CNTL, DCFCLK_GATE_DIS, 0);
}
enable_power_gating_plane(dc->hwseq, true);
} }
static enum dc_status dcn10_prog_pixclk_crtc_otg( static enum dc_status dcn10_prog_pixclk_crtc_otg(
...@@ -759,9 +453,6 @@ static void reset_back_end_for_pipe( ...@@ -759,9 +453,6 @@ static void reset_back_end_for_pipe(
struct validate_context *context) struct validate_context *context)
{ {
int i; int i;
struct dc_bios *bp;
bp = dc->ctx->dc_bios;
if (pipe_ctx->stream_enc == NULL) { if (pipe_ctx->stream_enc == NULL) {
pipe_ctx->stream = NULL; pipe_ctx->stream = NULL;
...@@ -807,6 +498,7 @@ static void reset_front_end( ...@@ -807,6 +498,7 @@ static void reset_front_end(
struct core_dc *dc, struct core_dc *dc,
int fe_idx) int fe_idx)
{ {
struct dce_hwseq *hws = dc->hwseq;
struct mpcc_cfg mpcc_cfg; struct mpcc_cfg mpcc_cfg;
struct mem_input *mi = dc->res_pool->mis[fe_idx]; struct mem_input *mi = dc->res_pool->mis[fe_idx];
struct transform *xfm = dc->res_pool->transforms[fe_idx]; struct transform *xfm = dc->res_pool->transforms[fe_idx];
...@@ -826,11 +518,14 @@ static void reset_front_end( ...@@ -826,11 +518,14 @@ static void reset_front_end(
mpcc_cfg.top_of_tree = tg->inst == mpcc->inst; mpcc_cfg.top_of_tree = tg->inst == mpcc->inst;
mpcc->funcs->set(mpcc, &mpcc_cfg); mpcc->funcs->set(mpcc, &mpcc_cfg);
unlock_master_tg_and_wait(dc->ctx, tg->inst); REG_UPDATE(OTG_GLOBAL_SYNC_STATUS[tg->inst], VUPDATE_NO_LOCK_EVENT_CLEAR, 1);
tg->funcs->unlock(tg);
REG_WAIT(OTG_GLOBAL_SYNC_STATUS[tg->inst], VUPDATE_NO_LOCK_EVENT_OCCURRED, 1, 20000, 200000);
mpcc->funcs->wait_for_idle(mpcc); mpcc->funcs->wait_for_idle(mpcc);
mi->funcs->set_blank(mi, true); mi->funcs->set_blank(mi, true);
wait_no_outstanding_request(dc->ctx, fe_idx); REG_WAIT(DCHUBP_CNTL[fe_idx], HUBP_NO_OUTSTANDING_REQ, 1, 20000, 200000);
disable_clocks(dc->ctx, fe_idx); disable_clocks(dc->hwseq, fe_idx);
xfm->funcs->transform_reset(xfm); xfm->funcs->transform_reset(xfm);
...@@ -841,16 +536,15 @@ static void reset_front_end( ...@@ -841,16 +536,15 @@ static void reset_front_end(
static void dcn10_power_down_fe(struct core_dc *dc, int fe_idx) static void dcn10_power_down_fe(struct core_dc *dc, int fe_idx)
{ {
struct dc_context *ctx = dc->ctx; struct dce_hwseq *hws = dc->hwseq;
uint32_t inst_offset = 0;
reset_front_end(dc, fe_idx); reset_front_end(dc, fe_idx);
HWSEQ_REG_SET(DC_IP_REQUEST_CNTL, REG_SET(DC_IP_REQUEST_CNTL, 0,
IP_REQUEST_EN, 1); IP_REQUEST_EN, 1);
dpp_pg_control(ctx, fe_idx, false); dpp_pg_control(hws, fe_idx, false);
hubp_pg_control(ctx, fe_idx, false); hubp_pg_control(hws, fe_idx, false);
HWSEQ_REG_SET(DC_IP_REQUEST_CNTL, REG_SET(DC_IP_REQUEST_CNTL, 0,
IP_REQUEST_EN, 0); IP_REQUEST_EN, 0);
dm_logger_write(dc->ctx->logger, LOG_DC, dm_logger_write(dc->ctx->logger, LOG_DC,
"Power gated front end %d\n", fe_idx); "Power gated front end %d\n", fe_idx);
...@@ -1538,18 +1232,13 @@ static void dcn10_power_on_fe( ...@@ -1538,18 +1232,13 @@ static void dcn10_power_on_fe(
struct validate_context *context) struct validate_context *context)
{ {
struct dc_surface *dc_surface = &pipe_ctx->surface->public; struct dc_surface *dc_surface = &pipe_ctx->surface->public;
struct dce_hwseq *hws = dc->hwseq;
power_on_plane(dc->ctx, power_on_plane(dc->hwseq,
pipe_ctx->pipe_idx); pipe_ctx->pipe_idx);
/* enable DCFCLK current DCHUB */ /* enable DCFCLK current DCHUB */
enable_dcfclk(dc->ctx, REG_UPDATE(HUBP_CLK_CNTL[pipe_ctx->pipe_idx], HUBP_CLOCK_ENABLE, 1);
pipe_ctx->pipe_idx,
pipe_ctx->pix_clk_params.requested_pix_clk,
context->bw.dcn.calc_clk.dppclk_div);
dc->current_context->bw.dcn.cur_clk.dppclk_div =
context->bw.dcn.calc_clk.dppclk_div;
context->bw.dcn.cur_clk.dppclk_div = context->bw.dcn.calc_clk.dppclk_div;
if (dc_surface) { if (dc_surface) {
dm_logger_write(dc->ctx->logger, LOG_DC, dm_logger_write(dc->ctx->logger, LOG_DC,
...@@ -1706,6 +1395,7 @@ static void update_dchubp_dpp( ...@@ -1706,6 +1395,7 @@ static void update_dchubp_dpp(
struct pipe_ctx *pipe_ctx, struct pipe_ctx *pipe_ctx,
struct validate_context *context) struct validate_context *context)
{ {
struct dce_hwseq *hws = dc->hwseq;
struct mem_input *mi = pipe_ctx->mi; struct mem_input *mi = pipe_ctx->mi;
struct input_pixel_processor *ipp = pipe_ctx->ipp; struct input_pixel_processor *ipp = pipe_ctx->ipp;
struct core_surface *surface = pipe_ctx->surface; struct core_surface *surface = pipe_ctx->surface;
...@@ -1718,7 +1408,7 @@ static void update_dchubp_dpp( ...@@ -1718,7 +1408,7 @@ static void update_dchubp_dpp(
/* TODO: proper fix once fpga works */ /* TODO: proper fix once fpga works */
/* depends on DML calculation, DPP clock value may change dynamically */ /* depends on DML calculation, DPP clock value may change dynamically */
enable_dppclk( enable_dppclk(
dc->ctx, dc->hwseq,
pipe_ctx->pipe_idx, pipe_ctx->pipe_idx,
pipe_ctx->pix_clk_params.requested_pix_clk, pipe_ctx->pix_clk_params.requested_pix_clk,
context->bw.dcn.calc_clk.dppclk_div); context->bw.dcn.calc_clk.dppclk_div);
...@@ -1726,7 +1416,11 @@ static void update_dchubp_dpp( ...@@ -1726,7 +1416,11 @@ static void update_dchubp_dpp(
context->bw.dcn.calc_clk.dppclk_div; context->bw.dcn.calc_clk.dppclk_div;
context->bw.dcn.cur_clk.dppclk_div = context->bw.dcn.calc_clk.dppclk_div; context->bw.dcn.cur_clk.dppclk_div = context->bw.dcn.calc_clk.dppclk_div;
select_vtg(dc->ctx, pipe_ctx->pipe_idx, pipe_ctx->tg->inst); /* TODO: Need input parameter to tell current DCHUB pipe tie to which OTG
* VTG is within DCHUBBUB which is commond block share by each pipe HUBP.
* VTG is 1:1 mapping with OTG. Each pipe HUBP will select which VTG
*/
REG_UPDATE(DCHUBP_CNTL[pipe_ctx->pipe_idx], HUBP_VTG_SEL, pipe_ctx->tg->inst);
update_plane_addr(dc, pipe_ctx); update_plane_addr(dc, pipe_ctx);
......
...@@ -270,7 +270,7 @@ ...@@ -270,7 +270,7 @@
FN(reg, f8), v8, \ FN(reg, f8), v8, \
FN(reg, f9), v9) FN(reg, f9), v9)
#define REG_UPDATE_10(reg, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5, f6, v6, f7, v7, f8, v8, f9, v9, f10, v10) \ #define REG_UPDATE_10(reg, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5, f6, v6, f7, v7, f8, v8, f9, v9, f10, v10)\
REG_UPDATE_N(reg, 10, \ REG_UPDATE_N(reg, 10, \
FN(reg, f1), v1,\ FN(reg, f1), v1,\
FN(reg, f2), v2, \ FN(reg, f2), v2, \
...@@ -283,6 +283,70 @@ ...@@ -283,6 +283,70 @@
FN(reg, f9), v9, \ FN(reg, f9), v9, \
FN(reg, f10), v10) FN(reg, f10), v10)
#define REG_UPDATE_14(reg, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5, f6, v6, f7, v7, f8, v8, f9, v9, f10,\
v10, f11, v11, f12, v12, f13, v13, f14, v14)\
REG_UPDATE_N(reg, 14, \
FN(reg, f1), v1,\
FN(reg, f2), v2, \
FN(reg, f3), v3, \
FN(reg, f4), v4, \
FN(reg, f5), v5, \
FN(reg, f6), v6, \
FN(reg, f7), v7, \
FN(reg, f8), v8, \
FN(reg, f9), v9, \
FN(reg, f10), v10, \
FN(reg, f11), v11, \
FN(reg, f12), v12, \
FN(reg, f13), v13, \
FN(reg, f14), v14)
#define REG_UPDATE_19(reg, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5, f6, v6, f7, v7, f8, v8, f9, v9, f10,\
v10, f11, v11, f12, v12, f13, v13, f14, v14, f15, v15, f16, v16, f17, v17, f18, v18, f19, v19)\
REG_UPDATE_N(reg, 19, \
FN(reg, f1), v1,\
FN(reg, f2), v2, \
FN(reg, f3), v3, \
FN(reg, f4), v4, \
FN(reg, f5), v5, \
FN(reg, f6), v6, \
FN(reg, f7), v7, \
FN(reg, f8), v8, \
FN(reg, f9), v9, \
FN(reg, f10), v10, \
FN(reg, f11), v11, \
FN(reg, f12), v12, \
FN(reg, f13), v13, \
FN(reg, f14), v14, \
FN(reg, f15), v15, \
FN(reg, f16), v16, \
FN(reg, f17), v17, \
FN(reg, f18), v18, \
FN(reg, f19), v19)
#define REG_UPDATE_20(reg, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5, f6, v6, f7, v7, f8, v8, f9, v9, f10,\
v10, f11, v11, f12, v12, f13, v13, f14, v14, f15, v15, f16, v16, f17, v17, f18, v18, f19, v19, f20, v20)\
REG_UPDATE_N(reg, 20, \
FN(reg, f1), v1,\
FN(reg, f2), v2, \
FN(reg, f3), v3, \
FN(reg, f4), v4, \
FN(reg, f5), v5, \
FN(reg, f6), v6, \
FN(reg, f7), v7, \
FN(reg, f8), v8, \
FN(reg, f9), v9, \
FN(reg, f10), v10, \
FN(reg, f11), v11, \
FN(reg, f12), v12, \
FN(reg, f13), v13, \
FN(reg, f14), v14, \
FN(reg, f15), v15, \
FN(reg, f16), v16, \
FN(reg, f17), v17, \
FN(reg, f18), v18, \
FN(reg, f19), v19, \
FN(reg, f20), v20)
/* macro to update a register field to specified values in given sequences. /* macro to update a register field to specified values in given sequences.
* useful when toggling bits * useful when toggling bits
*/ */
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment