Commit 2a44db13 authored by Krzysztof Kozlowski's avatar Krzysztof Kozlowski Committed by Shawn Guo

ARM: dts: imx: Cleanup style around assignment operator

Use a space before and after assignment operator to have consistent
style.
Signed-off-by: default avatarKrzysztof Kozlowski <krzk@kernel.org>
Reviewed-by: default avatarFabio Estevam <festevam@gmail.com>
Signed-off-by: default avatarShawn Guo <shawnguo@kernel.org>
parent 13f138d3
...@@ -234,7 +234,7 @@ uart4: serial@2018000 { ...@@ -234,7 +234,7 @@ uart4: serial@2018000 {
compatible = "fsl,imx6sl-uart", "fsl,imx6q-uart", compatible = "fsl,imx6sl-uart", "fsl,imx6q-uart",
"fsl,imx21-uart"; "fsl,imx21-uart";
reg = <0x02018000 0x4000>; reg = <0x02018000 0x4000>;
interrupts =<GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&sdma 31 4 0>, <&sdma 32 4 0>; dmas = <&sdma 31 4 0>, <&sdma 32 4 0>;
dma-names = "rx", "tx"; dma-names = "rx", "tx";
clocks = <&clks IMX6SLL_CLK_UART4_IPG>, clocks = <&clks IMX6SLL_CLK_UART4_IPG>,
...@@ -801,7 +801,7 @@ uart5: serial@21f4000 { ...@@ -801,7 +801,7 @@ uart5: serial@21f4000 {
compatible = "fsl,imx6sll-uart", "fsl,imx6q-uart", compatible = "fsl,imx6sll-uart", "fsl,imx6q-uart",
"fsl,imx21-uart"; "fsl,imx21-uart";
reg = <0x021f4000 0x4000>; reg = <0x021f4000 0x4000>;
interrupts =<GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&sdma 33 4 0>, <&sdma 34 4 0>; dmas = <&sdma 33 4 0>, <&sdma 34 4 0>;
dma-names = "rx", "tx"; dma-names = "rx", "tx";
clocks = <&clks IMX6SLL_CLK_UART5_IPG>, clocks = <&clks IMX6SLL_CLK_UART5_IPG>,
......
...@@ -926,8 +926,8 @@ fec1: ethernet@2188000 { ...@@ -926,8 +926,8 @@ fec1: ethernet@2188000 {
<&clks IMX6SX_CLK_ENET_PTP>; <&clks IMX6SX_CLK_ENET_PTP>;
clock-names = "ipg", "ahb", "ptp", clock-names = "ipg", "ahb", "ptp",
"enet_clk_ref", "enet_out"; "enet_clk_ref", "enet_out";
fsl,num-tx-queues=<3>; fsl,num-tx-queues = <3>;
fsl,num-rx-queues=<3>; fsl,num-rx-queues = <3>;
status = "disabled"; status = "disabled";
}; };
......
...@@ -69,7 +69,7 @@ &gpmi { ...@@ -69,7 +69,7 @@ &gpmi {
&i2c1 { &i2c1 {
pinctrl-names = "default"; pinctrl-names = "default";
pinctrl-0 =<&pinctrl_i2c1>; pinctrl-0 = <&pinctrl_i2c1>;
clock-frequency = <100000>; clock-frequency = <100000>;
status = "okay"; status = "okay";
......
...@@ -518,8 +518,8 @@ fec2: ethernet@20b4000 { ...@@ -518,8 +518,8 @@ fec2: ethernet@20b4000 {
<&clks IMX6UL_CLK_ENET2_REF_125M>; <&clks IMX6UL_CLK_ENET2_REF_125M>;
clock-names = "ipg", "ahb", "ptp", clock-names = "ipg", "ahb", "ptp",
"enet_clk_ref", "enet_out"; "enet_clk_ref", "enet_out";
fsl,num-tx-queues=<1>; fsl,num-tx-queues = <1>;
fsl,num-rx-queues=<1>; fsl,num-rx-queues = <1>;
status = "disabled"; status = "disabled";
}; };
...@@ -853,8 +853,8 @@ fec1: ethernet@2188000 { ...@@ -853,8 +853,8 @@ fec1: ethernet@2188000 {
<&clks IMX6UL_CLK_ENET_REF>; <&clks IMX6UL_CLK_ENET_REF>;
clock-names = "ipg", "ahb", "ptp", clock-names = "ipg", "ahb", "ptp",
"enet_clk_ref", "enet_out"; "enet_clk_ref", "enet_out";
fsl,num-tx-queues=<1>; fsl,num-tx-queues = <1>;
fsl,num-rx-queues=<1>; fsl,num-rx-queues = <1>;
status = "disabled"; status = "disabled";
}; };
...@@ -866,7 +866,7 @@ usdhc1: usdhc@2190000 { ...@@ -866,7 +866,7 @@ usdhc1: usdhc@2190000 {
<&clks IMX6UL_CLK_USDHC1>, <&clks IMX6UL_CLK_USDHC1>,
<&clks IMX6UL_CLK_USDHC1>; <&clks IMX6UL_CLK_USDHC1>;
clock-names = "ipg", "ahb", "per"; clock-names = "ipg", "ahb", "per";
fsl,tuning-step= <2>; fsl,tuning-step = <2>;
fsl,tuning-start-tap = <20>; fsl,tuning-start-tap = <20>;
bus-width = <4>; bus-width = <4>;
status = "disabled"; status = "disabled";
...@@ -881,7 +881,7 @@ usdhc2: usdhc@2194000 { ...@@ -881,7 +881,7 @@ usdhc2: usdhc@2194000 {
<&clks IMX6UL_CLK_USDHC2>; <&clks IMX6UL_CLK_USDHC2>;
clock-names = "ipg", "ahb", "per"; clock-names = "ipg", "ahb", "per";
bus-width = <4>; bus-width = <4>;
fsl,tuning-step= <2>; fsl,tuning-step = <2>;
fsl,tuning-start-tap = <20>; fsl,tuning-start-tap = <20>;
status = "disabled"; status = "disabled";
}; };
......
...@@ -147,8 +147,8 @@ fec2: ethernet@30bf0000 { ...@@ -147,8 +147,8 @@ fec2: ethernet@30bf0000 {
<&clks IMX7D_ENET_PHY_REF_ROOT_CLK>; <&clks IMX7D_ENET_PHY_REF_ROOT_CLK>;
clock-names = "ipg", "ahb", "ptp", clock-names = "ipg", "ahb", "ptp",
"enet_clk_ref", "enet_out"; "enet_clk_ref", "enet_out";
fsl,num-tx-queues=<3>; fsl,num-tx-queues = <3>;
fsl,num-rx-queues=<3>; fsl,num-rx-queues = <3>;
status = "disabled"; status = "disabled";
}; };
......
...@@ -151,7 +151,7 @@ tempmon: tempmon { ...@@ -151,7 +151,7 @@ tempmon: tempmon {
compatible = "fsl,imx7d-tempmon"; compatible = "fsl,imx7d-tempmon";
interrupt-parent = <&gpc>; interrupt-parent = <&gpc>;
interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
fsl,tempmon =<&anatop>; fsl,tempmon = <&anatop>;
nvmem-cells = <&tempmon_calib>, nvmem-cells = <&tempmon_calib>,
<&tempmon_temp_grade>; <&tempmon_temp_grade>;
nvmem-cell-names = "calib", "temp_grade"; nvmem-cell-names = "calib", "temp_grade";
...@@ -1184,8 +1184,8 @@ fec1: ethernet@30be0000 { ...@@ -1184,8 +1184,8 @@ fec1: ethernet@30be0000 {
<&clks IMX7D_ENET_PHY_REF_ROOT_CLK>; <&clks IMX7D_ENET_PHY_REF_ROOT_CLK>;
clock-names = "ipg", "ahb", "ptp", clock-names = "ipg", "ahb", "ptp",
"enet_clk_ref", "enet_out"; "enet_clk_ref", "enet_out";
fsl,num-tx-queues=<3>; fsl,num-tx-queues = <3>;
fsl,num-rx-queues=<3>; fsl,num-rx-queues = <3>;
status = "disabled"; status = "disabled";
}; };
}; };
......
...@@ -229,12 +229,12 @@ usdhc0: mmc@40370000 { ...@@ -229,12 +229,12 @@ usdhc0: mmc@40370000 {
clocks = <&scg1 IMX7ULP_CLK_NIC1_BUS_DIV>, clocks = <&scg1 IMX7ULP_CLK_NIC1_BUS_DIV>,
<&scg1 IMX7ULP_CLK_NIC1_DIV>, <&scg1 IMX7ULP_CLK_NIC1_DIV>,
<&pcc2 IMX7ULP_CLK_USDHC0>; <&pcc2 IMX7ULP_CLK_USDHC0>;
clock-names ="ipg", "ahb", "per"; clock-names = "ipg", "ahb", "per";
assigned-clocks = <&pcc2 IMX7ULP_CLK_USDHC0>; assigned-clocks = <&pcc2 IMX7ULP_CLK_USDHC0>;
assigned-clock-parents = <&scg1 IMX7ULP_CLK_NIC1_DIV>; assigned-clock-parents = <&scg1 IMX7ULP_CLK_NIC1_DIV>;
bus-width = <4>; bus-width = <4>;
fsl,tuning-start-tap = <20>; fsl,tuning-start-tap = <20>;
fsl,tuning-step= <2>; fsl,tuning-step = <2>;
status = "disabled"; status = "disabled";
}; };
...@@ -245,12 +245,12 @@ usdhc1: mmc@40380000 { ...@@ -245,12 +245,12 @@ usdhc1: mmc@40380000 {
clocks = <&scg1 IMX7ULP_CLK_NIC1_BUS_DIV>, clocks = <&scg1 IMX7ULP_CLK_NIC1_BUS_DIV>,
<&scg1 IMX7ULP_CLK_NIC1_DIV>, <&scg1 IMX7ULP_CLK_NIC1_DIV>,
<&pcc2 IMX7ULP_CLK_USDHC1>; <&pcc2 IMX7ULP_CLK_USDHC1>;
clock-names ="ipg", "ahb", "per"; clock-names = "ipg", "ahb", "per";
assigned-clocks = <&pcc2 IMX7ULP_CLK_USDHC1>; assigned-clocks = <&pcc2 IMX7ULP_CLK_USDHC1>;
assigned-clock-parents = <&scg1 IMX7ULP_CLK_NIC1_DIV>; assigned-clock-parents = <&scg1 IMX7ULP_CLK_NIC1_DIV>;
bus-width = <4>; bus-width = <4>;
fsl,tuning-start-tap = <20>; fsl,tuning-start-tap = <20>;
fsl,tuning-step= <2>; fsl,tuning-step = <2>;
status = "disabled"; status = "disabled";
}; };
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment