Commit 7ff667cf authored by Laurent Pinchart's avatar Laurent Pinchart Committed by Mauro Carvalho Chehab

media: v4l: vsp1: Setup BRU at atomic commit time

To implement fully dynamic plane assignment to pipelines, we need to
reassign the BRU and BRS to the DRM pipelines in the atomic commit
handler. In preparation for this setup factor out the BRU source pad
code and call it both at LIF setup and atomic commit time.
Signed-off-by: default avatarLaurent Pinchart <laurent.pinchart+renesas@ideasonboard.com>
Reviewed-by: default avatarKieran Bingham <kieran.bingham+renesas@ideasonboard.com>
Signed-off-by: default avatarMauro Carvalho Chehab <mchehab+samsung@kernel.org>
parent 02b902fc
...@@ -148,12 +148,51 @@ static int vsp1_du_pipeline_setup_rpf(struct vsp1_device *vsp1, ...@@ -148,12 +148,51 @@ static int vsp1_du_pipeline_setup_rpf(struct vsp1_device *vsp1,
return 0; return 0;
} }
/* Setup the BRU source pad. */
static int vsp1_du_pipeline_setup_bru(struct vsp1_device *vsp1,
struct vsp1_pipeline *pipe)
{
struct vsp1_drm_pipeline *drm_pipe = to_vsp1_drm_pipeline(pipe);
struct v4l2_subdev_format format = {
.which = V4L2_SUBDEV_FORMAT_ACTIVE,
};
int ret;
/*
* Configure the format on the BRU source and verify that it matches the
* requested format. We don't set the media bus code as it is configured
* on the BRU sink pad 0 and propagated inside the entity, not on the
* source pad.
*/
format.pad = pipe->bru->source_pad;
format.format.width = drm_pipe->width;
format.format.height = drm_pipe->height;
format.format.field = V4L2_FIELD_NONE;
ret = v4l2_subdev_call(&pipe->bru->subdev, pad, set_fmt, NULL,
&format);
if (ret < 0)
return ret;
dev_dbg(vsp1->dev, "%s: set format %ux%u (%x) on %s pad %u\n",
__func__, format.format.width, format.format.height,
format.format.code, BRU_NAME(pipe->bru), pipe->bru->source_pad);
if (format.format.width != drm_pipe->width ||
format.format.height != drm_pipe->height) {
dev_dbg(vsp1->dev, "%s: format mismatch\n", __func__);
return -EPIPE;
}
return 0;
}
static unsigned int rpf_zpos(struct vsp1_device *vsp1, struct vsp1_rwpf *rpf) static unsigned int rpf_zpos(struct vsp1_device *vsp1, struct vsp1_rwpf *rpf)
{ {
return vsp1->drm->inputs[rpf->entity.index].zpos; return vsp1->drm->inputs[rpf->entity.index].zpos;
} }
/* Setup the input side of the pipeline (RPFs and BRU sink pads). */ /* Setup the input side of the pipeline (RPFs and BRU). */
static int vsp1_du_pipeline_setup_inputs(struct vsp1_device *vsp1, static int vsp1_du_pipeline_setup_inputs(struct vsp1_device *vsp1,
struct vsp1_pipeline *pipe) struct vsp1_pipeline *pipe)
{ {
...@@ -191,6 +230,18 @@ static int vsp1_du_pipeline_setup_inputs(struct vsp1_device *vsp1, ...@@ -191,6 +230,18 @@ static int vsp1_du_pipeline_setup_inputs(struct vsp1_device *vsp1,
inputs[j] = rpf; inputs[j] = rpf;
} }
/*
* Setup the BRU. This must be done before setting up the RPF input
* pipelines as the BRU sink compose rectangles depend on the BRU source
* format.
*/
ret = vsp1_du_pipeline_setup_bru(vsp1, pipe);
if (ret < 0) {
dev_err(vsp1->dev, "%s: failed to setup %s source\n", __func__,
BRU_NAME(pipe->bru));
return ret;
}
/* Setup the RPF input pipeline for every enabled input. */ /* Setup the RPF input pipeline for every enabled input. */
for (i = 0; i < pipe->bru->source_pad; ++i) { for (i = 0; i < pipe->bru->source_pad; ++i) {
struct vsp1_rwpf *rpf = inputs[i]; struct vsp1_rwpf *rpf = inputs[i];
...@@ -355,6 +406,9 @@ int vsp1_du_setup_lif(struct device *dev, unsigned int pipe_index, ...@@ -355,6 +406,9 @@ int vsp1_du_setup_lif(struct device *dev, unsigned int pipe_index,
return 0; return 0;
} }
drm_pipe->width = cfg->width;
drm_pipe->height = cfg->height;
dev_dbg(vsp1->dev, "%s: configuring LIF%u with format %ux%u\n", dev_dbg(vsp1->dev, "%s: configuring LIF%u with format %ux%u\n",
__func__, pipe_index, cfg->width, cfg->height); __func__, pipe_index, cfg->width, cfg->height);
......
...@@ -20,12 +20,17 @@ ...@@ -20,12 +20,17 @@
/** /**
* vsp1_drm_pipeline - State for the API exposed to the DRM driver * vsp1_drm_pipeline - State for the API exposed to the DRM driver
* @pipe: the VSP1 pipeline used for display * @pipe: the VSP1 pipeline used for display
* @width: output display width
* @height: output display height
* @du_complete: frame completion callback for the DU driver (optional) * @du_complete: frame completion callback for the DU driver (optional)
* @du_private: data to be passed to the du_complete callback * @du_private: data to be passed to the du_complete callback
*/ */
struct vsp1_drm_pipeline { struct vsp1_drm_pipeline {
struct vsp1_pipeline pipe; struct vsp1_pipeline pipe;
unsigned int width;
unsigned int height;
/* Frame synchronisation */ /* Frame synchronisation */
void (*du_complete)(void *, bool); void (*du_complete)(void *, bool);
void *du_private; void *du_private;
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment