Skip to content
Projects
Groups
Snippets
Help
Loading...
Help
Support
Keyboard shortcuts
?
Submit feedback
Contribute to GitLab
Sign in / Register
Toggle navigation
L
linux
Project overview
Project overview
Details
Activity
Releases
Repository
Repository
Files
Commits
Branches
Tags
Contributors
Graph
Compare
Issues
0
Issues
0
List
Boards
Labels
Milestones
Merge Requests
0
Merge Requests
0
Analytics
Analytics
Repository
Value Stream
Wiki
Wiki
Snippets
Snippets
Members
Members
Collapse sidebar
Close sidebar
Activity
Graph
Create a new issue
Commits
Issue Boards
Open sidebar
nexedi
linux
Commits
954bce50
Commit
954bce50
authored
Jan 07, 2010
by
Eric Anholt
Browse files
Options
Browse Files
Download
Email Patches
Plain Diff
agp/intel: Add a new Sandybridge HB/IG PCI ID combo.
Signed-off-by:
Eric Anholt
<
eric@anholt.net
>
parent
14bc490b
Changes
1
Show whitespace changes
Inline
Side-by-side
Showing
1 changed file
with
13 additions
and
4 deletions
+13
-4
drivers/char/agp/intel-agp.c
drivers/char/agp/intel-agp.c
+13
-4
No files found.
drivers/char/agp/intel-agp.c
View file @
954bce50
...
@@ -66,6 +66,8 @@
...
@@ -66,6 +66,8 @@
#define PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG 0x0046
#define PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG 0x0046
#define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB 0x0100
#define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB 0x0100
#define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_IG 0x0102
#define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_IG 0x0102
#define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB 0x0104
#define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_IG 0x0106
/* cover 915 and 945 variants */
/* cover 915 and 945 variants */
#define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
#define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
...
@@ -101,7 +103,8 @@
...
@@ -101,7 +103,8 @@
agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB || \
agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB || \
agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB || \
agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB || \
agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB || \
agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB || \
agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB)
agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB || \
agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB)
extern
int
agp_memory_reserved
;
extern
int
agp_memory_reserved
;
...
@@ -317,7 +320,9 @@ static void intel_agp_insert_sg_entries(struct agp_memory *mem,
...
@@ -317,7 +320,9 @@ static void intel_agp_insert_sg_entries(struct agp_memory *mem,
int
i
,
j
;
int
i
,
j
;
u32
cache_bits
=
0
;
u32
cache_bits
=
0
;
if
(
agp_bridge
->
dev
->
device
==
PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB
)
{
if
(
agp_bridge
->
dev
->
device
==
PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB
||
agp_bridge
->
dev
->
device
==
PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB
)
{
cache_bits
=
I830_PTE_SYSTEM_CACHED
;
cache_bits
=
I830_PTE_SYSTEM_CACHED
;
}
}
...
@@ -732,8 +737,8 @@ static void intel_i830_init_gtt_entries(void)
...
@@ -732,8 +737,8 @@ static void intel_i830_init_gtt_entries(void)
gtt_entries
=
0
;
gtt_entries
=
0
;
break
;
break
;
}
}
}
else
if
(
agp_bridge
->
dev
->
device
==
}
else
if
(
agp_bridge
->
dev
->
device
==
PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB
||
PCI_DEVICE_ID_INTEL_SANDYBRIDGE
_HB
)
{
agp_bridge
->
dev
->
device
==
PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M
_HB
)
{
/*
/*
* SandyBridge has new memory control reg at 0x50.w
* SandyBridge has new memory control reg at 0x50.w
*/
*/
...
@@ -1449,6 +1454,7 @@ static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
...
@@ -1449,6 +1454,7 @@ static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
case
PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB
:
case
PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB
:
case
PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB
:
case
PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB
:
case
PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB
:
case
PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB
:
case
PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB
:
*
gtt_offset
=
*
gtt_size
=
MB
(
2
);
*
gtt_offset
=
*
gtt_size
=
MB
(
2
);
break
;
break
;
default:
default:
...
@@ -2456,6 +2462,8 @@ static const struct intel_driver_description {
...
@@ -2456,6 +2462,8 @@ static const struct intel_driver_description {
"HD Graphics"
,
NULL
,
&
intel_i965_driver
},
"HD Graphics"
,
NULL
,
&
intel_i965_driver
},
{
PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB
,
PCI_DEVICE_ID_INTEL_SANDYBRIDGE_IG
,
0
,
{
PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB
,
PCI_DEVICE_ID_INTEL_SANDYBRIDGE_IG
,
0
,
"Sandybridge"
,
NULL
,
&
intel_i965_driver
},
"Sandybridge"
,
NULL
,
&
intel_i965_driver
},
{
PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB
,
PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_IG
,
0
,
"Sandybridge"
,
NULL
,
&
intel_i965_driver
},
{
0
,
0
,
0
,
NULL
,
NULL
,
NULL
}
{
0
,
0
,
0
,
NULL
,
NULL
,
NULL
}
};
};
...
@@ -2663,6 +2671,7 @@ static struct pci_device_id agp_intel_pci_table[] = {
...
@@ -2663,6 +2671,7 @@ static struct pci_device_id agp_intel_pci_table[] = {
ID
(
PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB
),
ID
(
PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB
),
ID
(
PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB
),
ID
(
PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB
),
ID
(
PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB
),
ID
(
PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB
),
ID
(
PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB
),
{
}
{
}
};
};
...
...
Write
Preview
Markdown
is supported
0%
Try again
or
attach a new file
Attach a file
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Cancel
Please
register
or
sign in
to comment