Skip to content
Projects
Groups
Snippets
Help
Loading...
Help
Support
Keyboard shortcuts
?
Submit feedback
Contribute to GitLab
Sign in / Register
Toggle navigation
L
linux
Project overview
Project overview
Details
Activity
Releases
Repository
Repository
Files
Commits
Branches
Tags
Contributors
Graph
Compare
Issues
0
Issues
0
List
Boards
Labels
Milestones
Merge Requests
0
Merge Requests
0
Analytics
Analytics
Repository
Value Stream
Wiki
Wiki
Snippets
Snippets
Members
Members
Collapse sidebar
Close sidebar
Activity
Graph
Create a new issue
Commits
Issue Boards
Open sidebar
nexedi
linux
Commits
ab2fd30b
Commit
ab2fd30b
authored
Apr 25, 2005
by
Linus Torvalds
Browse files
Options
Browse Files
Download
Plain Diff
Automated merge of kernel.org:/home/rmk/linux-2.6-rmk.git
parents
25ee7e38
2fac6f3f
Changes
6
Show whitespace changes
Inline
Side-by-side
Showing
6 changed files
with
87 additions
and
12 deletions
+87
-12
arch/arm/mach-pxa/sleep.S
arch/arm/mach-pxa/sleep.S
+50
-6
include/asm-arm/arch-s3c2410/regs-iis.h
include/asm-arm/arch-s3c2410/regs-iis.h
+10
-0
include/asm-arm/arch-s3c2410/regs-mem.h
include/asm-arm/arch-s3c2410/regs-mem.h
+8
-0
include/asm-arm/arch-s3c2410/regs-spi.h
include/asm-arm/arch-s3c2410/regs-spi.h
+2
-0
include/asm-arm/arch-s3c2410/uncompress.h
include/asm-arm/arch-s3c2410/uncompress.h
+5
-1
include/asm-arm/string.h
include/asm-arm/string.h
+12
-5
No files found.
arch/arm/mach-pxa/sleep.S
View file @
ab2fd30b
...
@@ -18,6 +18,11 @@
...
@@ -18,6 +18,11 @@
#include <asm/arch/pxa-regs.h>
#include <asm/arch/pxa-regs.h>
#ifdef CONFIG_PXA27x // workaround for Errata 50
#define MDREFR_KDIV 0x200a4000 // all banks
#define CCCR_SLEEP 0x00000107 // L=7 2N=2 A=0 PPDIS=0 CPDIS=0
#endif
.
text
.
text
/*
/*
...
@@ -28,7 +33,9 @@
...
@@ -28,7 +33,9 @@
ENTRY
(
pxa_cpu_suspend
)
ENTRY
(
pxa_cpu_suspend
)
#ifndef CONFIG_IWMMXT
mra
r2
,
r3
,
acc0
mra
r2
,
r3
,
acc0
#endif
stmfd
sp
!,
{
r2
-
r12
,
lr
}
@
save
registers
on
stack
stmfd
sp
!,
{
r2
-
r12
,
lr
}
@
save
registers
on
stack
@
get
coprocessor
registers
@
get
coprocessor
registers
...
@@ -61,14 +68,23 @@ ENTRY(pxa_cpu_suspend)
...
@@ -61,14 +68,23 @@ ENTRY(pxa_cpu_suspend)
@
prepare
value
for
sleep
mode
@
prepare
value
for
sleep
mode
mov
r1
,
#
3
@
sleep
mode
mov
r1
,
#
3
@
sleep
mode
@
prepare
to
put
SDRAM
into
self
-
refresh
manually
@
prepare
pointer
to
physical
address
0
(
virtual
mapping
in
generic
.
c
)
mov
r2
,
#
UNCACHED_PHYS_0
@
prepare
SDRAM
refresh
settings
ldr
r4
,
=
MDREFR
ldr
r4
,
=
MDREFR
ldr
r5
,
[
r4
]
ldr
r5
,
[
r4
]
@
enable
SDRAM
self
-
refresh
mode
orr
r5
,
r5
,
#
MDREFR_SLFRSH
orr
r5
,
r5
,
#
MDREFR_SLFRSH
@
prepare
pointer
to
physical
address
0
(
virtual
mapping
in
generic
.
c
)
#ifdef CONFIG_PXA27x
mov
r2
,
#
UNCACHED_PHYS_0
@
set
SDCLKx
divide
-
by
-
2
bits
(
this
is
part
of
a
workaround
for
Errata
50
)
ldr
r6
,
=
MDREFR_KDIV
orr
r5
,
r5
,
r6
#endif
#ifdef CONFIG_PXA25x
@
Intel
PXA255
Specification
Update
notes
problems
@
Intel
PXA255
Specification
Update
notes
problems
@
about
suspending
with
PXBus
operating
above
133
MHz
@
about
suspending
with
PXBus
operating
above
133
MHz
@
(
see
Errata
31
,
GPIO
output
signals
,
...
unpredictable
in
sleep
@
(
see
Errata
31
,
GPIO
output
signals
,
...
unpredictable
in
sleep
...
@@ -100,6 +116,18 @@ ENTRY(pxa_cpu_suspend)
...
@@ -100,6 +116,18 @@ ENTRY(pxa_cpu_suspend)
mov
r0
,
#
0
mov
r0
,
#
0
mcr
p14
,
0
,
r0
,
c6
,
c0
,
0
mcr
p14
,
0
,
r0
,
c6
,
c0
,
0
orr
r0
,
r0
,
#
2
@
initiate
change
bit
orr
r0
,
r0
,
#
2
@
initiate
change
bit
#endif
#ifdef CONFIG_PXA27x
@
Intel
PXA270
Specification
Update
notes
problems
sleeping
@
with
core
operating
above
91
MHz
@
(
see
Errata
50
,
...
processor
does
not
exit
from
sleep
...
)
ldr
r6
,
=
CCCR
ldr
r8
,
[
r6
]
@
keep
original
value
for
resume
ldr
r7
,
=
CCCR_SLEEP
@
prepare
CCCR
sleep
value
mov
r0
,
#
0x2
@
prepare
value
for
CLKCFG
#endif
@
align
execution
to
a
cache
line
@
align
execution
to
a
cache
line
b
1
f
b
1
f
...
@@ -111,6 +139,7 @@ ENTRY(pxa_cpu_suspend)
...
@@ -111,6 +139,7 @@ ENTRY(pxa_cpu_suspend)
@
All
needed
values
are
now
in
registers
.
@
All
needed
values
are
now
in
registers
.
@
These
last
instructions
should
be
in
cache
@
These
last
instructions
should
be
in
cache
#if defined(CONFIG_PXA25x) || defined(CONFIG_PXA27x)
@
initiate
the
frequency
change
...
@
initiate
the
frequency
change
...
str
r7
,
[
r6
]
str
r7
,
[
r6
]
mcr
p14
,
0
,
r0
,
c6
,
c0
,
0
mcr
p14
,
0
,
r0
,
c6
,
c0
,
0
...
@@ -118,14 +147,27 @@ ENTRY(pxa_cpu_suspend)
...
@@ -118,14 +147,27 @@ ENTRY(pxa_cpu_suspend)
@
restore
the
original
cpu
speed
value
for
resume
@
restore
the
original
cpu
speed
value
for
resume
str
r8
,
[
r6
]
str
r8
,
[
r6
]
@
put
SDRAM
into
self
-
refresh
@
need
6
13
-
MHz
cycles
before
changing
PWRMODE
str
r5
,
[
r4
]
@
just
set
frequency
to
91
-
MHz
...
6
*
91
/
13
=
42
mov
r0
,
#
42
10
:
subs
r0
,
r0
,
#
1
bne
10
b
#endif
@
Do
not
reorder
...
@
Intel
PXA270
Specification
Update
notes
problems
performing
@
external
accesses
after
SDRAM
is
put
in
self
-
refresh
mode
@
(
see
Errata
39
...
hangs
when
entering
self
-
refresh
mode
)
@
force
address
lines
low
by
reading
at
physical
address
0
@
force
address
lines
low
by
reading
at
physical
address
0
ldr
r3
,
[
r2
]
ldr
r3
,
[
r2
]
@
put
SDRAM
into
self
-
refresh
str
r5
,
[
r4
]
@
enter
sleep
mode
@
enter
sleep
mode
mcr
p14
,
0
,
r1
,
c7
,
c0
,
0
mcr
p14
,
0
,
r1
,
c7
,
c0
,
0
@
PWRMODE
20
:
b
20
b
@
loop
waiting
for
sleep
20
:
b
20
b
@
loop
waiting
for
sleep
...
@@ -188,7 +230,9 @@ resume_after_mmu:
...
@@ -188,7 +230,9 @@ resume_after_mmu:
bl
cpu_xscale_proc_init
bl
cpu_xscale_proc_init
#endif
#endif
ldmfd
sp
!,
{
r2
,
r3
}
ldmfd
sp
!,
{
r2
,
r3
}
#ifndef CONFIG_IWMMXT
mar
acc0
,
r2
,
r3
mar
acc0
,
r2
,
r3
#endif
ldmfd
sp
!,
{
r4
-
r12
,
pc
}
@
return
to
caller
ldmfd
sp
!,
{
r4
-
r12
,
pc
}
@
return
to
caller
include/asm-arm/arch-s3c2410/regs-iis.h
View file @
ab2fd30b
...
@@ -14,6 +14,7 @@
...
@@ -14,6 +14,7 @@
* 26-06-2003 BJD Finished off definitions for register addresses
* 26-06-2003 BJD Finished off definitions for register addresses
* 12-03-2004 BJD Updated include protection
* 12-03-2004 BJD Updated include protection
* 07-03-2005 BJD Added FIFO size flags and S3C2440 MPLL
* 07-03-2005 BJD Added FIFO size flags and S3C2440 MPLL
* 05-04-2005 LCVR Added IISFCON definitions for the S3C2400
*/
*/
#ifndef __ASM_ARCH_REGS_IIS_H
#ifndef __ASM_ARCH_REGS_IIS_H
...
@@ -68,5 +69,14 @@
...
@@ -68,5 +69,14 @@
#define S3C2410_IISFCON_RXMASK (0x3f)
#define S3C2410_IISFCON_RXMASK (0x3f)
#define S3C2410_IISFCON_RXSHIFT (0)
#define S3C2410_IISFCON_RXSHIFT (0)
#define S3C2400_IISFCON_TXDMA (1<<11)
#define S3C2400_IISFCON_RXDMA (1<<10)
#define S3C2400_IISFCON_TXENABLE (1<<9)
#define S3C2400_IISFCON_RXENABLE (1<<8)
#define S3C2400_IISFCON_TXMASK (0x07 << 4)
#define S3C2400_IISFCON_TXSHIFT (4)
#define S3C2400_IISFCON_RXMASK (0x07)
#define S3C2400_IISFCON_RXSHIFT (0)
#define S3C2410_IISFIFO (0x10)
#define S3C2410_IISFIFO (0x10)
#endif
/* __ASM_ARCH_REGS_IIS_H */
#endif
/* __ASM_ARCH_REGS_IIS_H */
include/asm-arm/arch-s3c2410/regs-mem.h
View file @
ab2fd30b
...
@@ -12,6 +12,7 @@
...
@@ -12,6 +12,7 @@
* Changelog:
* Changelog:
* 29-Sep-2004 BJD Initial include for Linux
* 29-Sep-2004 BJD Initial include for Linux
* 10-Mar-2005 LCVR Changed S3C2410_VA to S3C24XX_VA
* 10-Mar-2005 LCVR Changed S3C2410_VA to S3C24XX_VA
* 04-Apr-2005 LCVR Added S3C2400 DRAM/BANKSIZE_MASK definitions
*
*
*/
*/
...
@@ -183,6 +184,12 @@
...
@@ -183,6 +184,12 @@
#define S3C2410_REFRESH_TRP_3clk (1<<20)
#define S3C2410_REFRESH_TRP_3clk (1<<20)
#define S3C2410_REFRESH_TRP_4clk (2<<20)
#define S3C2410_REFRESH_TRP_4clk (2<<20)
#define S3C2400_REFRESH_DRAM_TRP_MASK (3<<20)
#define S3C2400_REFRESH_DRAM_TRP_1_5clk (0<<20)
#define S3C2400_REFRESH_DRAM_TRP_2_5clk (1<<20)
#define S3C2400_REFRESH_DRAM_TRP_3_5clk (2<<20)
#define S3C2400_REFRESH_DRAM_TRP_4_5clk (3<<20)
#define S3C2410_REFRESH_TSRC_MASK (3<<18)
#define S3C2410_REFRESH_TSRC_MASK (3<<18)
#define S3C2410_REFRESH_TSRC_4clk (0<<18)
#define S3C2410_REFRESH_TSRC_4clk (0<<18)
#define S3C2410_REFRESH_TSRC_5clk (1<<18)
#define S3C2410_REFRESH_TSRC_5clk (1<<18)
...
@@ -205,6 +212,7 @@
...
@@ -205,6 +212,7 @@
#define S3C2410_BANKSIZE_4M (0x5 << 0)
#define S3C2410_BANKSIZE_4M (0x5 << 0)
#define S3C2410_BANKSIZE_2M (0x4 << 0)
#define S3C2410_BANKSIZE_2M (0x4 << 0)
#define S3C2410_BANKSIZE_MASK (0x7 << 0)
#define S3C2410_BANKSIZE_MASK (0x7 << 0)
#define S3C2400_BANKSIZE_MASK (0x4 << 0)
#define S3C2410_BANKSIZE_SCLK_EN (1<<4)
#define S3C2410_BANKSIZE_SCLK_EN (1<<4)
#define S3C2410_BANKSIZE_SCKE_EN (1<<5)
#define S3C2410_BANKSIZE_SCKE_EN (1<<5)
#define S3C2410_BANKSIZE_BURST (1<<7)
#define S3C2410_BANKSIZE_BURST (1<<7)
...
...
include/asm-arm/arch-s3c2410/regs-spi.h
View file @
ab2fd30b
...
@@ -12,6 +12,7 @@
...
@@ -12,6 +12,7 @@
* 20-04-2004 KF Created file
* 20-04-2004 KF Created file
* 04-10-2004 BJD Removed VA address (no longer mapped)
* 04-10-2004 BJD Removed VA address (no longer mapped)
* tidied file for submission
* tidied file for submission
* 03-04-2005 LCVR Added S3C2400_SPPIN_nCS definition
*/
*/
#ifndef __ASM_ARCH_REGS_SPI_H
#ifndef __ASM_ARCH_REGS_SPI_H
...
@@ -46,6 +47,7 @@
...
@@ -46,6 +47,7 @@
#define S3C2410_SPPIN_ENMUL (1<<2)
/* Multi Master Error detect */
#define S3C2410_SPPIN_ENMUL (1<<2)
/* Multi Master Error detect */
#define S3C2410_SPPIN_RESERVED (1<<1)
#define S3C2410_SPPIN_RESERVED (1<<1)
#define S3C2400_SPPIN_nCS (1<<1)
/* SPI Card Select */
#define S3C2410_SPPIN_KEEP (1<<0)
/* Master Out keep */
#define S3C2410_SPPIN_KEEP (1<<0)
/* Master Out keep */
...
...
include/asm-arm/arch-s3c2410/uncompress.h
View file @
ab2fd30b
...
@@ -16,6 +16,7 @@
...
@@ -16,6 +16,7 @@
* 12-Oct-2004 BJD Take account of debug uart configuration
* 12-Oct-2004 BJD Take account of debug uart configuration
* 15-Nov-2004 BJD Fixed uart configuration
* 15-Nov-2004 BJD Fixed uart configuration
* 22-Feb-2005 BJD Added watchdog to uncompress
* 22-Feb-2005 BJD Added watchdog to uncompress
* 04-Apr-2005 LCVR Added support to S3C2400 (no cpuid at GSTATUS1)
*/
*/
#ifndef __ASM_ARCH_UNCOMPRESS_H
#ifndef __ASM_ARCH_UNCOMPRESS_H
...
@@ -69,9 +70,12 @@ uart_rd(unsigned int reg)
...
@@ -69,9 +70,12 @@ uart_rd(unsigned int reg)
static
void
static
void
putc
(
char
ch
)
putc
(
char
ch
)
{
{
int
cpuid
=
*
((
volatile
unsigned
int
*
)
S3C2410_GSTATUS1
)
;
int
cpuid
=
S3C2410_GSTATUS1_2410
;
#ifndef CONFIG_CPU_S3C2400
cpuid
=
*
((
volatile
unsigned
int
*
)
S3C2410_GSTATUS1
);
cpuid
&=
S3C2410_GSTATUS1_IDMASK
;
cpuid
&=
S3C2410_GSTATUS1_IDMASK
;
#endif
if
(
ch
==
'\n'
)
if
(
ch
==
'\n'
)
putc
(
'\r'
);
/* expand newline to \r\n */
putc
(
'\r'
);
/* expand newline to \r\n */
...
...
include/asm-arm/string.h
View file @
ab2fd30b
...
@@ -29,15 +29,22 @@ extern void __memzero(void *ptr, __kernel_size_t n);
...
@@ -29,15 +29,22 @@ extern void __memzero(void *ptr, __kernel_size_t n);
#define memset(p,v,n) \
#define memset(p,v,n) \
({ \
({ \
if ((n) != 0) { \
void *__p = (p); size_t __n = n; \
if ((__n) != 0) { \
if (__builtin_constant_p((v)) && (v) == 0) \
if (__builtin_constant_p((v)) && (v) == 0) \
__memzero((
p),(
n)); \
__memzero((
__p),(__
n)); \
else \
else \
memset((
p),(v),(n));
\
memset((
__p),(v),(__n));
\
} \
} \
(p); \
(
__
p); \
})
})
#define memzero(p,n) ({ if ((n) != 0) __memzero((p),(n)); (p); })
#define memzero(p,n) \
({ \
void *__p = (p); size_t __n = n; \
if ((__n) != 0) \
__memzero((__p),(__n)); \
(__p); \
})
#endif
#endif
Write
Preview
Markdown
is supported
0%
Try again
or
attach a new file
Attach a file
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Cancel
Please
register
or
sign in
to comment