Commit efd2b15c authored by Elliot Berman's avatar Elliot Berman Committed by Bjorn Andersson

firmware: qcom_scm-32: Use qcom_scm_desc in non-atomic calls

Use qcom_scm_desc in non-atomic calls to remove legacy convention
details from every SCM wrapper function. Implementations were copied
from qcom_scm-64 and are functionally equivalent when using the
qcom_scm_desc and qcom_scm_res structs.

Tested-by: Brian Masney <masneyb@onstation.org> # arm32
Tested-by: default avatarStephan Gerhold <stephan@gerhold.net>
Signed-off-by: default avatarElliot Berman <eberman@codeaurora.org>
Link: https://lore.kernel.org/r/1578431066-19600-12-git-send-email-eberman@codeaurora.orgSigned-off-by: default avatarBjorn Andersson <bjorn.andersson@linaro.org>
parent fd62c30b
...@@ -39,6 +39,52 @@ static struct qcom_scm_entry qcom_scm_wb[] = { ...@@ -39,6 +39,52 @@ static struct qcom_scm_entry qcom_scm_wb[] = {
static DEFINE_MUTEX(qcom_scm_lock); static DEFINE_MUTEX(qcom_scm_lock);
#define MAX_QCOM_SCM_ARGS 10
#define MAX_QCOM_SCM_RETS 3
enum qcom_scm_arg_types {
QCOM_SCM_VAL,
QCOM_SCM_RO,
QCOM_SCM_RW,
QCOM_SCM_BUFVAL,
};
#define QCOM_SCM_ARGS_IMPL(num, a, b, c, d, e, f, g, h, i, j, ...) (\
(((a) & 0x3) << 4) | \
(((b) & 0x3) << 6) | \
(((c) & 0x3) << 8) | \
(((d) & 0x3) << 10) | \
(((e) & 0x3) << 12) | \
(((f) & 0x3) << 14) | \
(((g) & 0x3) << 16) | \
(((h) & 0x3) << 18) | \
(((i) & 0x3) << 20) | \
(((j) & 0x3) << 22) | \
((num) & 0xf))
#define QCOM_SCM_ARGS(...) QCOM_SCM_ARGS_IMPL(__VA_ARGS__, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0)
/**
* struct qcom_scm_desc
* @arginfo: Metadata describing the arguments in args[]
* @args: The array of arguments for the secure syscall
*/
struct qcom_scm_desc {
u32 svc;
u32 cmd;
u32 arginfo;
u64 args[MAX_QCOM_SCM_ARGS];
u32 owner;
};
/**
* struct qcom_scm_res
* @result: The values returned by the secure syscall
*/
struct qcom_scm_res {
u64 result[MAX_QCOM_SCM_RETS];
};
#define SCM_LEGACY_FNID(s, c) (((s) << 10) | ((c) & 0x3ff)) #define SCM_LEGACY_FNID(s, c) (((s) << 10) | ((c) & 0x3ff))
/** /**
...@@ -134,16 +180,8 @@ static u32 __scm_legacy_do(u32 cmd_addr) ...@@ -134,16 +180,8 @@ static u32 __scm_legacy_do(u32 cmd_addr)
} }
/** /**
* qcom_scm_call() - Send an SCM command * qcom_scm_call() - Sends a command to the SCM and waits for the command to
* @dev: struct device * finish processing.
* @svc_id: service identifier
* @cmd_id: command identifier
* @cmd_buf: command buffer
* @cmd_len: length of the command buffer
* @resp_buf: response buffer
* @resp_len: length of the response buffer
*
* Sends a command to the SCM and waits for the command to finish processing.
* *
* A note on cache maintenance: * A note on cache maintenance:
* Note that any buffers that are expected to be accessed by the secure world * Note that any buffers that are expected to be accessed by the secure world
...@@ -152,15 +190,20 @@ static u32 __scm_legacy_do(u32 cmd_addr) ...@@ -152,15 +190,20 @@ static u32 __scm_legacy_do(u32 cmd_addr)
* and response buffers is taken care of by qcom_scm_call; however, callers are * and response buffers is taken care of by qcom_scm_call; however, callers are
* responsible for any other cached buffers passed over to the secure world. * responsible for any other cached buffers passed over to the secure world.
*/ */
static int qcom_scm_call(struct device *dev, u32 svc_id, u32 cmd_id, static int qcom_scm_call(struct device *dev, const struct qcom_scm_desc *desc,
const void *cmd_buf, size_t cmd_len, void *resp_buf, struct qcom_scm_res *res)
size_t resp_len)
{ {
u8 arglen = desc->arginfo & 0xf;
int ret; int ret;
unsigned int i;
struct scm_legacy_command *cmd; struct scm_legacy_command *cmd;
struct scm_legacy_response *rsp; struct scm_legacy_response *rsp;
const size_t cmd_len = arglen * sizeof(__le32);
const size_t resp_len = MAX_QCOM_SCM_RETS * sizeof(__le32);
size_t alloc_len = sizeof(*cmd) + cmd_len + sizeof(*rsp) + resp_len; size_t alloc_len = sizeof(*cmd) + cmd_len + sizeof(*rsp) + resp_len;
dma_addr_t cmd_phys; dma_addr_t cmd_phys;
__le32 *arg_buf;
const __le32 *res_buf;
cmd = kzalloc(PAGE_ALIGN(alloc_len), GFP_KERNEL); cmd = kzalloc(PAGE_ALIGN(alloc_len), GFP_KERNEL);
if (!cmd) if (!cmd)
...@@ -169,10 +212,11 @@ static int qcom_scm_call(struct device *dev, u32 svc_id, u32 cmd_id, ...@@ -169,10 +212,11 @@ static int qcom_scm_call(struct device *dev, u32 svc_id, u32 cmd_id,
cmd->len = cpu_to_le32(alloc_len); cmd->len = cpu_to_le32(alloc_len);
cmd->buf_offset = cpu_to_le32(sizeof(*cmd)); cmd->buf_offset = cpu_to_le32(sizeof(*cmd));
cmd->resp_hdr_offset = cpu_to_le32(sizeof(*cmd) + cmd_len); cmd->resp_hdr_offset = cpu_to_le32(sizeof(*cmd) + cmd_len);
cmd->id = cpu_to_le32(SCM_LEGACY_FNID(desc->svc, desc->cmd));
cmd->id = cpu_to_le32(SCM_LEGACY_FNID(svc_id, cmd_id)); arg_buf = scm_legacy_get_command_buffer(cmd);
if (cmd_buf) for (i = 0; i < arglen; i++)
memcpy(scm_legacy_get_command_buffer(cmd), cmd_buf, cmd_len); arg_buf[i] = cpu_to_le32(desc->args[i]);
rsp = scm_legacy_command_to_response(cmd); rsp = scm_legacy_command_to_response(cmd);
...@@ -195,12 +239,14 @@ static int qcom_scm_call(struct device *dev, u32 svc_id, u32 cmd_id, ...@@ -195,12 +239,14 @@ static int qcom_scm_call(struct device *dev, u32 svc_id, u32 cmd_id,
sizeof(*rsp), DMA_FROM_DEVICE); sizeof(*rsp), DMA_FROM_DEVICE);
} while (!rsp->is_complete); } while (!rsp->is_complete);
if (resp_buf) { dma_sync_single_for_cpu(dev, cmd_phys + sizeof(*cmd) + cmd_len +
dma_sync_single_for_cpu(dev, cmd_phys + sizeof(*cmd) + cmd_len + le32_to_cpu(rsp->buf_offset),
le32_to_cpu(rsp->buf_offset), resp_len, DMA_FROM_DEVICE);
resp_len, DMA_FROM_DEVICE);
memcpy(resp_buf, scm_legacy_get_response_buffer(rsp), if (res) {
resp_len); res_buf = scm_legacy_get_response_buffer(rsp);
for (i = 0; i < MAX_QCOM_SCM_RETS; i++)
res->result[i] = le32_to_cpu(res_buf[i]);
} }
out: out:
dma_unmap_single(dev, cmd_phys, alloc_len, DMA_TO_DEVICE); dma_unmap_single(dev, cmd_phys, alloc_len, DMA_TO_DEVICE);
...@@ -304,10 +350,10 @@ int __qcom_scm_set_warm_boot_addr(struct device *dev, void *entry, ...@@ -304,10 +350,10 @@ int __qcom_scm_set_warm_boot_addr(struct device *dev, void *entry,
int ret; int ret;
int flags = 0; int flags = 0;
int cpu; int cpu;
struct { struct qcom_scm_desc desc = {
__le32 flags; .svc = QCOM_SCM_SVC_BOOT,
__le32 addr; .cmd = QCOM_SCM_BOOT_SET_ADDR,
} cmd; };
/* /*
* Reassign only if we are switching from hotplug entry point * Reassign only if we are switching from hotplug entry point
...@@ -323,10 +369,11 @@ int __qcom_scm_set_warm_boot_addr(struct device *dev, void *entry, ...@@ -323,10 +369,11 @@ int __qcom_scm_set_warm_boot_addr(struct device *dev, void *entry,
if (!flags) if (!flags)
return 0; return 0;
cmd.addr = cpu_to_le32(virt_to_phys(entry)); desc.args[0] = flags;
cmd.flags = cpu_to_le32(flags); desc.args[1] = virt_to_phys(entry);
ret = qcom_scm_call(dev, QCOM_SCM_SVC_BOOT, QCOM_SCM_BOOT_SET_ADDR, desc.arginfo = QCOM_SCM_ARGS(2);
&cmd, sizeof(cmd), NULL, 0);
ret = qcom_scm_call(dev, &desc, NULL);
if (!ret) { if (!ret) {
for_each_cpu(cpu, cpus) for_each_cpu(cpu, cpus)
qcom_scm_wb[cpu].entry = entry; qcom_scm_wb[cpu].entry = entry;
...@@ -352,61 +399,80 @@ void __qcom_scm_cpu_power_down(u32 flags) ...@@ -352,61 +399,80 @@ void __qcom_scm_cpu_power_down(u32 flags)
int __qcom_scm_is_call_available(struct device *dev, u32 svc_id, u32 cmd_id) int __qcom_scm_is_call_available(struct device *dev, u32 svc_id, u32 cmd_id)
{ {
int ret; int ret;
__le32 svc_cmd = cpu_to_le32(SCM_LEGACY_FNID(svc_id, cmd_id)); struct qcom_scm_desc desc = {
__le32 ret_val = 0; .svc = QCOM_SCM_SVC_INFO,
.cmd = QCOM_SCM_INFO_IS_CALL_AVAIL,
.args[0] = SCM_LEGACY_FNID(svc_id, cmd_id),
.arginfo = QCOM_SCM_ARGS(1),
};
struct qcom_scm_res res;
ret = qcom_scm_call(dev, QCOM_SCM_SVC_INFO, QCOM_SCM_INFO_IS_CALL_AVAIL, ret = qcom_scm_call(dev, &desc, &res);
&svc_cmd, sizeof(svc_cmd), &ret_val,
sizeof(ret_val));
if (ret)
return ret;
return le32_to_cpu(ret_val); return ret ? : res.result[0];
} }
int __qcom_scm_hdcp_req(struct device *dev, struct qcom_scm_hdcp_req *req, int __qcom_scm_hdcp_req(struct device *dev, struct qcom_scm_hdcp_req *req,
u32 req_cnt, u32 *resp) u32 req_cnt, u32 *resp)
{ {
int ret;
struct qcom_scm_desc desc = {
.svc = QCOM_SCM_SVC_HDCP,
.cmd = QCOM_SCM_HDCP_INVOKE,
};
struct qcom_scm_res res;
if (req_cnt > QCOM_SCM_HDCP_MAX_REQ_CNT) if (req_cnt > QCOM_SCM_HDCP_MAX_REQ_CNT)
return -ERANGE; return -ERANGE;
return qcom_scm_call(dev, QCOM_SCM_SVC_HDCP, QCOM_SCM_HDCP_INVOKE, desc.args[0] = req[0].addr;
req, req_cnt * sizeof(*req), resp, sizeof(*resp)); desc.args[1] = req[0].val;
desc.args[2] = req[1].addr;
desc.args[3] = req[1].val;
desc.args[4] = req[2].addr;
desc.args[5] = req[2].val;
desc.args[6] = req[3].addr;
desc.args[7] = req[3].val;
desc.args[8] = req[4].addr;
desc.args[9] = req[4].val;
desc.arginfo = QCOM_SCM_ARGS(10);
ret = qcom_scm_call(dev, &desc, &res);
*resp = res.result[0];
return ret;
} }
int __qcom_scm_ocmem_lock(struct device *dev, u32 id, u32 offset, u32 size, int __qcom_scm_ocmem_lock(struct device *dev, u32 id, u32 offset, u32 size,
u32 mode) u32 mode)
{ {
struct ocmem_tz_lock { struct qcom_scm_desc desc = {
__le32 id; .svc = QCOM_SCM_SVC_OCMEM,
__le32 offset; .cmd = QCOM_SCM_OCMEM_LOCK_CMD,
__le32 size; };
__le32 mode;
} request; desc.args[0] = id;
desc.args[1] = offset;
request.id = cpu_to_le32(id); desc.args[2] = size;
request.offset = cpu_to_le32(offset); desc.args[3] = mode;
request.size = cpu_to_le32(size); desc.arginfo = QCOM_SCM_ARGS(4);
request.mode = cpu_to_le32(mode);
return qcom_scm_call(dev, &desc, NULL);
return qcom_scm_call(dev, QCOM_SCM_SVC_OCMEM, QCOM_SCM_OCMEM_LOCK_CMD,
&request, sizeof(request), NULL, 0);
} }
int __qcom_scm_ocmem_unlock(struct device *dev, u32 id, u32 offset, u32 size) int __qcom_scm_ocmem_unlock(struct device *dev, u32 id, u32 offset, u32 size)
{ {
struct ocmem_tz_unlock { struct qcom_scm_desc desc = {
__le32 id; .svc = QCOM_SCM_SVC_OCMEM,
__le32 offset; .cmd = QCOM_SCM_OCMEM_UNLOCK_CMD,
__le32 size; };
} request;
desc.args[0] = id;
request.id = cpu_to_le32(id); desc.args[1] = offset;
request.offset = cpu_to_le32(offset); desc.args[2] = size;
request.size = cpu_to_le32(size); desc.arginfo = QCOM_SCM_ARGS(3);
return qcom_scm_call(dev, QCOM_SCM_SVC_OCMEM, QCOM_SCM_OCMEM_UNLOCK_CMD, return qcom_scm_call(dev, &desc, NULL);
&request, sizeof(request), NULL, 0);
} }
void __qcom_scm_init(void) void __qcom_scm_init(void)
...@@ -415,104 +481,110 @@ void __qcom_scm_init(void) ...@@ -415,104 +481,110 @@ void __qcom_scm_init(void)
bool __qcom_scm_pas_supported(struct device *dev, u32 peripheral) bool __qcom_scm_pas_supported(struct device *dev, u32 peripheral)
{ {
__le32 out;
__le32 in;
int ret; int ret;
struct qcom_scm_desc desc = {
.svc = QCOM_SCM_SVC_PIL,
.cmd = QCOM_SCM_PIL_PAS_IS_SUPPORTED,
};
struct qcom_scm_res res;
desc.args[0] = peripheral;
desc.arginfo = QCOM_SCM_ARGS(1);
in = cpu_to_le32(peripheral); ret = qcom_scm_call(dev, &desc, &res);
ret = qcom_scm_call(dev, QCOM_SCM_SVC_PIL,
QCOM_SCM_PIL_PAS_IS_SUPPORTED,
&in, sizeof(in),
&out, sizeof(out));
return ret ? false : !!out; return ret ? false : !!res.result[0];
} }
int __qcom_scm_pas_init_image(struct device *dev, u32 peripheral, int __qcom_scm_pas_init_image(struct device *dev, u32 peripheral,
dma_addr_t metadata_phys) dma_addr_t metadata_phys)
{ {
__le32 scm_ret;
int ret; int ret;
struct { struct qcom_scm_desc desc = {
__le32 proc; .svc = QCOM_SCM_SVC_PIL,
__le32 image_addr; .cmd = QCOM_SCM_PIL_PAS_INIT_IMAGE,
} request; };
struct qcom_scm_res res;
request.proc = cpu_to_le32(peripheral); desc.args[0] = peripheral;
request.image_addr = cpu_to_le32(metadata_phys); desc.args[1] = metadata_phys;
desc.arginfo = QCOM_SCM_ARGS(2, QCOM_SCM_VAL, QCOM_SCM_RW);
ret = qcom_scm_call(dev, QCOM_SCM_SVC_PIL, ret = qcom_scm_call(dev, &desc, &res);
QCOM_SCM_PIL_PAS_INIT_IMAGE,
&request, sizeof(request),
&scm_ret, sizeof(scm_ret));
return ret ? : le32_to_cpu(scm_ret); return ret ? : res.result[0];
} }
int __qcom_scm_pas_mem_setup(struct device *dev, u32 peripheral, int __qcom_scm_pas_mem_setup(struct device *dev, u32 peripheral,
phys_addr_t addr, phys_addr_t size) phys_addr_t addr, phys_addr_t size)
{ {
__le32 scm_ret;
int ret; int ret;
struct { struct qcom_scm_desc desc = {
__le32 proc; .svc = QCOM_SCM_SVC_PIL,
__le32 addr; .cmd = QCOM_SCM_PIL_PAS_MEM_SETUP,
__le32 len; };
} request; struct qcom_scm_res res;
request.proc = cpu_to_le32(peripheral); desc.args[0] = peripheral;
request.addr = cpu_to_le32(addr); desc.args[1] = addr;
request.len = cpu_to_le32(size); desc.args[2] = size;
desc.arginfo = QCOM_SCM_ARGS(3);
ret = qcom_scm_call(dev, QCOM_SCM_SVC_PIL,
QCOM_SCM_PIL_PAS_MEM_SETUP, ret = qcom_scm_call(dev, &desc, &res);
&request, sizeof(request),
&scm_ret, sizeof(scm_ret)); return ret ? : res.result[0];
return ret ? : le32_to_cpu(scm_ret);
} }
int __qcom_scm_pas_auth_and_reset(struct device *dev, u32 peripheral) int __qcom_scm_pas_auth_and_reset(struct device *dev, u32 peripheral)
{ {
__le32 out;
__le32 in;
int ret; int ret;
struct qcom_scm_desc desc = {
.svc = QCOM_SCM_SVC_PIL,
.cmd = QCOM_SCM_PIL_PAS_AUTH_AND_RESET,
};
struct qcom_scm_res res;
desc.args[0] = peripheral;
desc.arginfo = QCOM_SCM_ARGS(1);
in = cpu_to_le32(peripheral); ret = qcom_scm_call(dev, &desc, &res);
ret = qcom_scm_call(dev, QCOM_SCM_SVC_PIL,
QCOM_SCM_PIL_PAS_AUTH_AND_RESET,
&in, sizeof(in),
&out, sizeof(out));
return ret ? : le32_to_cpu(out); return ret ? : res.result[0];
} }
int __qcom_scm_pas_shutdown(struct device *dev, u32 peripheral) int __qcom_scm_pas_shutdown(struct device *dev, u32 peripheral)
{ {
__le32 out;
__le32 in;
int ret; int ret;
struct qcom_scm_desc desc = {
.svc = QCOM_SCM_SVC_PIL,
.cmd = QCOM_SCM_PIL_PAS_SHUTDOWN,
};
struct qcom_scm_res res;
desc.args[0] = peripheral;
desc.arginfo = QCOM_SCM_ARGS(1);
in = cpu_to_le32(peripheral); ret = qcom_scm_call(dev, &desc, &res);
ret = qcom_scm_call(dev, QCOM_SCM_SVC_PIL,
QCOM_SCM_PIL_PAS_SHUTDOWN,
&in, sizeof(in),
&out, sizeof(out));
return ret ? : le32_to_cpu(out); return ret ? : res.result[0];
} }
int __qcom_scm_pas_mss_reset(struct device *dev, bool reset) int __qcom_scm_pas_mss_reset(struct device *dev, bool reset)
{ {
__le32 out; struct qcom_scm_desc desc = {
__le32 in = cpu_to_le32(reset); .svc = QCOM_SCM_SVC_PIL,
.cmd = QCOM_SCM_PIL_PAS_MSS_RESET,
};
struct qcom_scm_res res;
int ret; int ret;
ret = qcom_scm_call(dev, QCOM_SCM_SVC_PIL, QCOM_SCM_PIL_PAS_MSS_RESET, desc.args[0] = reset;
&in, sizeof(in), desc.args[1] = 0;
&out, sizeof(out)); desc.arginfo = QCOM_SCM_ARGS(2);
return ret ? : le32_to_cpu(out); ret = qcom_scm_call(dev, &desc, &res);
return ret ? : res.result[0];
} }
int __qcom_scm_set_dload_mode(struct device *dev, bool enable) int __qcom_scm_set_dload_mode(struct device *dev, bool enable)
...@@ -523,20 +595,19 @@ int __qcom_scm_set_dload_mode(struct device *dev, bool enable) ...@@ -523,20 +595,19 @@ int __qcom_scm_set_dload_mode(struct device *dev, bool enable)
int __qcom_scm_set_remote_state(struct device *dev, u32 state, u32 id) int __qcom_scm_set_remote_state(struct device *dev, u32 state, u32 id)
{ {
struct { struct qcom_scm_desc desc = {
__le32 state; .svc = QCOM_SCM_SVC_BOOT,
__le32 id; .cmd = QCOM_SCM_BOOT_SET_REMOTE_STATE,
} req; };
__le32 scm_ret = 0; struct qcom_scm_res res;
int ret; int ret;
req.state = cpu_to_le32(state); desc.args[0] = state;
req.id = cpu_to_le32(id); desc.args[1] = id;
ret = qcom_scm_call(dev, QCOM_SCM_SVC_BOOT, QCOM_SCM_BOOT_SET_REMOTE_STATE, ret = qcom_scm_call(dev, &desc, &res);
&req, sizeof(req), &scm_ret, sizeof(scm_ret));
return ret ? : le32_to_cpu(scm_ret); return ret ? : res.result[0];
} }
int __qcom_scm_assign_mem(struct device *dev, phys_addr_t mem_region, int __qcom_scm_assign_mem(struct device *dev, phys_addr_t mem_region,
...@@ -549,22 +620,20 @@ int __qcom_scm_assign_mem(struct device *dev, phys_addr_t mem_region, ...@@ -549,22 +620,20 @@ int __qcom_scm_assign_mem(struct device *dev, phys_addr_t mem_region,
int __qcom_scm_restore_sec_cfg(struct device *dev, u32 device_id, int __qcom_scm_restore_sec_cfg(struct device *dev, u32 device_id,
u32 spare) u32 spare)
{ {
struct msm_scm_sec_cfg { struct qcom_scm_desc desc = {
__le32 id; .svc = QCOM_SCM_SVC_MP,
__le32 ctx_bank_num; .cmd = QCOM_SCM_MP_RESTORE_SEC_CFG,
} cfg; };
int ret, scm_ret = 0; struct qcom_scm_res res;
int ret;
cfg.id = cpu_to_le32(device_id);
cfg.ctx_bank_num = cpu_to_le32(spare);
ret = qcom_scm_call(dev, QCOM_SCM_SVC_MP, QCOM_SCM_MP_RESTORE_SEC_CFG, desc.args[0] = device_id;
&cfg, sizeof(cfg), &scm_ret, sizeof(scm_ret)); desc.args[1] = spare;
desc.arginfo = QCOM_SCM_ARGS(2);
if (ret || scm_ret) ret = qcom_scm_call(dev, &desc, &res);
return ret ? ret : -EINVAL;
return 0; return ret ? : res.result[0];
} }
int __qcom_scm_iommu_secure_ptbl_size(struct device *dev, u32 spare, int __qcom_scm_iommu_secure_ptbl_size(struct device *dev, u32 spare,
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment