amdgpu_device.c 104 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/power_supply.h>
29
#include <linux/kthread.h>
30 31 32
#include <linux/console.h>
#include <linux/slab.h>
#include <drm/drmP.h>
33
#include <drm/drm_atomic_helper.h>
34
#include <drm/drm_probe_helper.h>
35 36 37 38 39
#include <drm/amdgpu_drm.h>
#include <linux/vgaarb.h>
#include <linux/vga_switcheroo.h>
#include <linux/efi.h>
#include "amdgpu.h"
40
#include "amdgpu_trace.h"
41 42 43
#include "amdgpu_i2c.h"
#include "atom.h"
#include "amdgpu_atombios.h"
44
#include "amdgpu_atomfirmware.h"
45
#include "amd_pcie.h"
46 47 48
#ifdef CONFIG_DRM_AMDGPU_SI
#include "si.h"
#endif
49 50 51
#ifdef CONFIG_DRM_AMDGPU_CIK
#include "cik.h"
#endif
52
#include "vi.h"
53
#include "soc15.h"
54
#include "bif/bif_4_1_d.h"
55
#include <linux/pci.h>
56
#include <linux/firmware.h>
57
#include "amdgpu_vf_error.h"
58

59
#include "amdgpu_amdkfd.h"
60
#include "amdgpu_pm.h"
61

62
#include "amdgpu_xgmi.h"
63
#include "amdgpu_ras.h"
64

65
MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
66
MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
67
MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
68
MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin");
69
MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin");
70

71 72
#define AMDGPU_RESUME_MS		2000

73
static const char *amdgpu_asic_name[] = {
74 75 76 77 78
	"TAHITI",
	"PITCAIRN",
	"VERDE",
	"OLAND",
	"HAINAN",
79 80 81 82 83 84 85
	"BONAIRE",
	"KAVERI",
	"KABINI",
	"HAWAII",
	"MULLINS",
	"TOPAZ",
	"TONGA",
86
	"FIJI",
87
	"CARRIZO",
88
	"STONEY",
89 90
	"POLARIS10",
	"POLARIS11",
91
	"POLARIS12",
Leo Liu's avatar
Leo Liu committed
92
	"VEGAM",
Ken Wang's avatar
Ken Wang committed
93
	"VEGA10",
94
	"VEGA12",
95
	"VEGA20",
96
	"RAVEN",
97 98 99
	"LAST",
};

100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
/**
 * DOC: pcie_replay_count
 *
 * The amdgpu driver provides a sysfs API for reporting the total number
 * of PCIe replays (NAKs)
 * The file pcie_replay_count is used for this and returns the total
 * number of replays as a sum of the NAKs generated and NAKs received
 */

static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
	struct amdgpu_device *adev = ddev->dev_private;
	uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev);

	return snprintf(buf, PAGE_SIZE, "%llu\n", cnt);
}

static DEVICE_ATTR(pcie_replay_count, S_IRUGO,
		amdgpu_device_get_pcie_replay_count, NULL);

122 123
static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);

124 125 126 127 128 129 130 131
/**
 * amdgpu_device_is_px - Is the device is a dGPU with HG/PX power control
 *
 * @dev: drm_device pointer
 *
 * Returns true if the device is a dGPU with HG/PX power control,
 * otherwise return false.
 */
132 133 134 135
bool amdgpu_device_is_px(struct drm_device *dev)
{
	struct amdgpu_device *adev = dev->dev_private;

136
	if (adev->flags & AMD_IS_PX)
137 138 139 140 141 142 143
		return true;
	return false;
}

/*
 * MMIO register access helper functions.
 */
144 145 146 147 148 149 150 151 152
/**
 * amdgpu_mm_rreg - read a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 * @acc_flags: access flags which require special behavior
 *
 * Returns the 32 bit value from the offset specified.
 */
153
uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
154
			uint32_t acc_flags)
155
{
156 157
	uint32_t ret;

158
	if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev))
159 160
		return amdgpu_virt_kiq_rreg(adev, reg);

161
	if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
162
		ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
163 164 165 166 167 168 169 170
	else {
		unsigned long flags;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
		writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
		ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
	}
171 172
	trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
	return ret;
173 174
}

175 176 177 178 179 180
/*
 * MMIO register read with bytes helper functions
 * @offset:bytes offset from MMIO start
 *
*/

181 182 183 184 185 186 187 188
/**
 * amdgpu_mm_rreg8 - read a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @offset: byte aligned register offset
 *
 * Returns the 8 bit value from the offset specified.
 */
189 190 191 192 193 194 195 196 197 198 199 200
uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset) {
	if (offset < adev->rmmio_size)
		return (readb(adev->rmmio + offset));
	BUG();
}

/*
 * MMIO register write with bytes helper functions
 * @offset:bytes offset from MMIO start
 * @value: the value want to be written to the register
 *
*/
201 202 203 204 205 206 207 208 209
/**
 * amdgpu_mm_wreg8 - read a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @offset: byte aligned register offset
 * @value: 8 bit value to write
 *
 * Writes the value specified to the offset specified.
 */
210 211 212 213 214 215 216
void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value) {
	if (offset < adev->rmmio_size)
		writeb(value, adev->rmmio + offset);
	else
		BUG();
}

217 218 219 220 221 222 223 224 225 226
/**
 * amdgpu_mm_wreg - write to a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 * @v: 32 bit value to write to the register
 * @acc_flags: access flags which require special behavior
 *
 * Writes the value specified to the offset specified.
 */
227
void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
228
		    uint32_t acc_flags)
229
{
230
	trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
231

232 233 234 235
	if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
		adev->last_mm_index = v;
	}

236
	if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev))
237 238
		return amdgpu_virt_kiq_wreg(adev, reg, v);

239
	if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
240 241 242 243 244 245 246 247 248
		writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
	else {
		unsigned long flags;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
		writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
		writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
	}
249 250 251 252

	if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
		udelay(500);
	}
253 254
}

255 256 257 258 259 260 261 262
/**
 * amdgpu_io_rreg - read an IO register
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 *
 * Returns the 32 bit value from the offset specified.
 */
263 264 265 266 267 268 269 270 271 272
u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
{
	if ((reg * 4) < adev->rio_mem_size)
		return ioread32(adev->rio_mem + (reg * 4));
	else {
		iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
		return ioread32(adev->rio_mem + (mmMM_DATA * 4));
	}
}

273 274 275 276 277 278 279 280 281
/**
 * amdgpu_io_wreg - write to an IO register
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 * @v: 32 bit value to write to the register
 *
 * Writes the value specified to the offset specified.
 */
282 283
void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
{
284 285 286
	if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
		adev->last_mm_index = v;
	}
287 288 289 290 291 292 293

	if ((reg * 4) < adev->rio_mem_size)
		iowrite32(v, adev->rio_mem + (reg * 4));
	else {
		iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
		iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
	}
294 295 296 297

	if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
		udelay(500);
	}
298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337
}

/**
 * amdgpu_mm_rdoorbell - read a doorbell dword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 *
 * Returns the value in the doorbell aperture at the
 * requested doorbell index (CIK).
 */
u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
{
	if (index < adev->doorbell.num_doorbells) {
		return readl(adev->doorbell.ptr + index);
	} else {
		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
		return 0;
	}
}

/**
 * amdgpu_mm_wdoorbell - write a doorbell dword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 * @v: value to write
 *
 * Writes @v to the doorbell aperture at the
 * requested doorbell index (CIK).
 */
void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
{
	if (index < adev->doorbell.num_doorbells) {
		writel(v, adev->doorbell.ptr + index);
	} else {
		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
	}
}

338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
/**
 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 *
 * Returns the value in the doorbell aperture at the
 * requested doorbell index (VEGA10+).
 */
u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
{
	if (index < adev->doorbell.num_doorbells) {
		return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
	} else {
		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
		return 0;
	}
}

/**
 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 * @v: value to write
 *
 * Writes @v to the doorbell aperture at the
 * requested doorbell index (VEGA10+).
 */
void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
{
	if (index < adev->doorbell.num_doorbells) {
		atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
	} else {
		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
	}
}

376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449
/**
 * amdgpu_invalid_rreg - dummy reg read function
 *
 * @adev: amdgpu device pointer
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
	BUG();
	return 0;
}

/**
 * amdgpu_invalid_wreg - dummy reg write function
 *
 * @adev: amdgpu device pointer
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
{
	DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
		  reg, v);
	BUG();
}

/**
 * amdgpu_block_invalid_rreg - dummy reg read function
 *
 * @adev: amdgpu device pointer
 * @block: offset of instance
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
					  uint32_t block, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
		  reg, block);
	BUG();
	return 0;
}

/**
 * amdgpu_block_invalid_wreg - dummy reg write function
 *
 * @adev: amdgpu device pointer
 * @block: offset of instance
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
				      uint32_t block,
				      uint32_t reg, uint32_t v)
{
	DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
		  reg, block, v);
	BUG();
}

450 451 452 453 454 455 456 457
/**
 * amdgpu_device_vram_scratch_init - allocate the VRAM scratch page
 *
 * @adev: amdgpu device pointer
 *
 * Allocates a scratch page of VRAM for use by various things in the
 * driver.
 */
458
static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
459
{
460 461 462 463 464
	return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
				       PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
				       &adev->vram_scratch.robj,
				       &adev->vram_scratch.gpu_addr,
				       (void **)&adev->vram_scratch.ptr);
465 466
}

467 468 469 470 471 472 473
/**
 * amdgpu_device_vram_scratch_fini - Free the VRAM scratch page
 *
 * @adev: amdgpu device pointer
 *
 * Frees the VRAM scratch page.
 */
474
static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev)
475
{
476
	amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
477 478 479
}

/**
480
 * amdgpu_device_program_register_sequence - program an array of registers.
481 482 483 484 485 486 487 488
 *
 * @adev: amdgpu_device pointer
 * @registers: pointer to the register array
 * @array_size: size of the register array
 *
 * Programs an array or registers with and and or masks.
 * This is a helper for setting golden registers.
 */
489 490 491
void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
					     const u32 *registers,
					     const u32 array_size)
492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514
{
	u32 tmp, reg, and_mask, or_mask;
	int i;

	if (array_size % 3)
		return;

	for (i = 0; i < array_size; i +=3) {
		reg = registers[i + 0];
		and_mask = registers[i + 1];
		or_mask = registers[i + 2];

		if (and_mask == 0xffffffff) {
			tmp = or_mask;
		} else {
			tmp = RREG32(reg);
			tmp &= ~and_mask;
			tmp |= or_mask;
		}
		WREG32(reg, tmp);
	}
}

515 516 517 518 519 520 521 522
/**
 * amdgpu_device_pci_config_reset - reset the GPU
 *
 * @adev: amdgpu_device pointer
 *
 * Resets the GPU using the pci config reset sequence.
 * Only applicable to asics prior to vega10.
 */
523
void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
524 525 526 527 528 529 530 531
{
	pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
}

/*
 * GPU doorbell aperture helpers function.
 */
/**
532
 * amdgpu_device_doorbell_init - Init doorbell driver information.
533 534 535 536 537 538
 *
 * @adev: amdgpu_device pointer
 *
 * Init doorbell driver information (CIK)
 * Returns 0 on success, error on failure.
 */
539
static int amdgpu_device_doorbell_init(struct amdgpu_device *adev)
540
{
541

542 543 544 545 546 547 548 549 550
	/* No doorbell on SI hardware generation */
	if (adev->asic_type < CHIP_BONAIRE) {
		adev->doorbell.base = 0;
		adev->doorbell.size = 0;
		adev->doorbell.num_doorbells = 0;
		adev->doorbell.ptr = NULL;
		return 0;
	}

551 552 553
	if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET)
		return -EINVAL;

554 555
	amdgpu_asic_init_doorbell_index(adev);

556 557 558 559
	/* doorbell bar mapping */
	adev->doorbell.base = pci_resource_start(adev->pdev, 2);
	adev->doorbell.size = pci_resource_len(adev->pdev, 2);

560
	adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
561
					     adev->doorbell_index.max_assignment+1);
562 563 564
	if (adev->doorbell.num_doorbells == 0)
		return -EINVAL;

565
	/* For Vega, reserve and map two pages on doorbell BAR since SDMA
566 567 568 569
	 * paging queue doorbell use the second page. The
	 * AMDGPU_DOORBELL64_MAX_ASSIGNMENT definition assumes all the
	 * doorbells are in the first page. So with paging queue enabled,
	 * the max num_doorbells should + 1 page (0x400 in dword)
570 571
	 */
	if (adev->asic_type >= CHIP_VEGA10)
572
		adev->doorbell.num_doorbells += 0x400;
573

574 575 576 577
	adev->doorbell.ptr = ioremap(adev->doorbell.base,
				     adev->doorbell.num_doorbells *
				     sizeof(u32));
	if (adev->doorbell.ptr == NULL)
578 579 580 581 582 583
		return -ENOMEM;

	return 0;
}

/**
584
 * amdgpu_device_doorbell_fini - Tear down doorbell driver information.
585 586 587 588 589
 *
 * @adev: amdgpu_device pointer
 *
 * Tear down doorbell driver information (CIK)
 */
590
static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev)
591 592 593 594 595
{
	iounmap(adev->doorbell.ptr);
	adev->doorbell.ptr = NULL;
}

596

597 598

/*
599
 * amdgpu_device_wb_*()
600
 * Writeback is the method by which the GPU updates special pages in memory
601
 * with the status of certain GPU events (fences, ring pointers,etc.).
602 603 604
 */

/**
605
 * amdgpu_device_wb_fini - Disable Writeback and free memory
606 607 608 609 610 611
 *
 * @adev: amdgpu_device pointer
 *
 * Disables Writeback and frees the Writeback memory (all asics).
 * Used at driver shutdown.
 */
612
static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
613 614
{
	if (adev->wb.wb_obj) {
615 616 617
		amdgpu_bo_free_kernel(&adev->wb.wb_obj,
				      &adev->wb.gpu_addr,
				      (void **)&adev->wb.wb);
618 619 620 621 622
		adev->wb.wb_obj = NULL;
	}
}

/**
623
 * amdgpu_device_wb_init- Init Writeback driver info and allocate memory
624 625 626
 *
 * @adev: amdgpu_device pointer
 *
627
 * Initializes writeback and allocates writeback memory (all asics).
628 629 630
 * Used at driver startup.
 * Returns 0 on success or an -error on failure.
 */
631
static int amdgpu_device_wb_init(struct amdgpu_device *adev)
632 633 634 635
{
	int r;

	if (adev->wb.wb_obj == NULL) {
636 637
		/* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
		r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
638 639 640
					    PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
					    &adev->wb.wb_obj, &adev->wb.gpu_addr,
					    (void **)&adev->wb.wb);
641 642 643 644 645 646 647 648 649
		if (r) {
			dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
			return r;
		}

		adev->wb.num_wb = AMDGPU_MAX_WB;
		memset(&adev->wb.used, 0, sizeof(adev->wb.used));

		/* clear wb memory */
650
		memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8);
651 652 653 654 655 656
	}

	return 0;
}

/**
657
 * amdgpu_device_wb_get - Allocate a wb entry
658 659 660 661 662 663 664
 *
 * @adev: amdgpu_device pointer
 * @wb: wb index
 *
 * Allocate a wb slot for use by the driver (all asics).
 * Returns 0 on success or -EINVAL on failure.
 */
665
int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
666 667 668
{
	unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);

669
	if (offset < adev->wb.num_wb) {
Ken Wang's avatar
Ken Wang committed
670
		__set_bit(offset, adev->wb.used);
Monk Liu's avatar
Monk Liu committed
671
		*wb = offset << 3; /* convert to dw offset */
672 673 674 675 676 677
		return 0;
	} else {
		return -EINVAL;
	}
}

678
/**
679
 * amdgpu_device_wb_free - Free a wb entry
680 681 682 683 684 685
 *
 * @adev: amdgpu_device pointer
 * @wb: wb index
 *
 * Free a wb slot allocated for use by the driver (all asics)
 */
686
void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
687
{
688
	wb >>= 3;
689
	if (wb < adev->wb.num_wb)
690
		__clear_bit(wb, adev->wb.used);
691 692
}

693 694 695 696 697 698 699 700 701 702 703
/**
 * amdgpu_device_resize_fb_bar - try to resize FB BAR
 *
 * @adev: amdgpu_device pointer
 *
 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
 * to fail, but if any of the BARs is not accessible after the size we abort
 * driver loading by returning -ENODEV.
 */
int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
{
704
	u64 space_needed = roundup_pow_of_two(adev->gmc.real_vram_size);
705
	u32 rbar_size = order_base_2(((space_needed >> 20) | 1)) - 1;
706 707 708
	struct pci_bus *root;
	struct resource *res;
	unsigned i;
709 710 711
	u16 cmd;
	int r;

712 713 714 715
	/* Bypass for VF */
	if (amdgpu_sriov_vf(adev))
		return 0;

716 717 718 719 720 721
	/* Check if the root BUS has 64bit memory resources */
	root = adev->pdev->bus;
	while (root->parent)
		root = root->parent;

	pci_bus_for_each_resource(root, res, i) {
722
		if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
723 724 725 726 727 728 729 730
		    res->start > 0x100000000ull)
			break;
	}

	/* Trying to resize is pointless without a root hub window above 4GB */
	if (!res)
		return 0;

731 732 733 734 735 736
	/* Disable memory decoding while we change the BAR addresses and size */
	pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
	pci_write_config_word(adev->pdev, PCI_COMMAND,
			      cmd & ~PCI_COMMAND_MEMORY);

	/* Free the VRAM and doorbell BAR, we most likely need to move both. */
737
	amdgpu_device_doorbell_fini(adev);
738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753
	if (adev->asic_type >= CHIP_BONAIRE)
		pci_release_resource(adev->pdev, 2);

	pci_release_resource(adev->pdev, 0);

	r = pci_resize_resource(adev->pdev, 0, rbar_size);
	if (r == -ENOSPC)
		DRM_INFO("Not enough PCI address space for a large BAR.");
	else if (r && r != -ENOTSUPP)
		DRM_ERROR("Problem resizing BAR0 (%d).", r);

	pci_assign_unassigned_bus_resources(adev->pdev->bus);

	/* When the doorbell or fb BAR isn't available we have no chance of
	 * using the device.
	 */
754
	r = amdgpu_device_doorbell_init(adev);
755 756 757 758 759 760 761
	if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
		return -ENODEV;

	pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);

	return 0;
}
762

763 764 765 766
/*
 * GPU helpers function.
 */
/**
767
 * amdgpu_device_need_post - check if the hw need post or not
768 769 770
 *
 * @adev: amdgpu_device pointer
 *
771 772 773
 * Check if the asic has been initialized (all asics) at driver startup
 * or post is needed if  hw reset is performed.
 * Returns true if need or false if not.
774
 */
775
bool amdgpu_device_need_post(struct amdgpu_device *adev)
776 777 778
{
	uint32_t reg;

779 780 781 782
	if (amdgpu_sriov_vf(adev))
		return false;

	if (amdgpu_passthrough(adev)) {
783 784 785 786
		/* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
		 * some old smc fw still need driver do vPost otherwise gpu hang, while
		 * those smc fw version above 22.15 doesn't have this flaw, so we force
		 * vpost executed for smc version below 22.15
787 788 789 790 791 792 793 794 795 796
		 */
		if (adev->asic_type == CHIP_FIJI) {
			int err;
			uint32_t fw_ver;
			err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
			/* force vPost if error occured */
			if (err)
				return true;

			fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
797 798
			if (fw_ver < 0x00160e00)
				return true;
799 800
		}
	}
801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817

	if (adev->has_hw_reset) {
		adev->has_hw_reset = false;
		return true;
	}

	/* bios scratch used on CIK+ */
	if (adev->asic_type >= CHIP_BONAIRE)
		return amdgpu_atombios_scratch_need_asic_init(adev);

	/* check MEM_SIZE for older asics */
	reg = amdgpu_asic_get_config_memsize(adev);

	if ((reg != 0) && (reg != 0xffffffff))
		return false;

	return true;
818 819
}

820 821
/* if we get transitioned to only one device, take VGA back */
/**
822
 * amdgpu_device_vga_set_decode - enable/disable vga decode
823 824 825 826 827 828 829
 *
 * @cookie: amdgpu_device pointer
 * @state: enable/disable vga decode
 *
 * Enable/disable vga decode (all asics).
 * Returns VGA resource flags.
 */
830
static unsigned int amdgpu_device_vga_set_decode(void *cookie, bool state)
831 832 833 834 835 836 837 838 839 840
{
	struct amdgpu_device *adev = cookie;
	amdgpu_asic_set_vga_state(adev, state);
	if (state)
		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
	else
		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
}

841 842 843 844 845 846 847 848 849 850
/**
 * amdgpu_device_check_block_size - validate the vm block size
 *
 * @adev: amdgpu_device pointer
 *
 * Validates the vm block size specified via module parameter.
 * The vm block size defines number of bits in page table versus page directory,
 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
 * page table and the remaining bits are in the page directory.
 */
851
static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
852 853 854 855
{
	/* defines number of bits in page table versus page directory,
	 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
	 * page table and the remaining bits are in the page directory */
856 857
	if (amdgpu_vm_block_size == -1)
		return;
858

859
	if (amdgpu_vm_block_size < 9) {
860 861
		dev_warn(adev->dev, "VM page table size (%d) too small\n",
			 amdgpu_vm_block_size);
862
		amdgpu_vm_block_size = -1;
863 864 865
	}
}

866 867 868 869 870 871 872 873
/**
 * amdgpu_device_check_vm_size - validate the vm size
 *
 * @adev: amdgpu_device pointer
 *
 * Validates the vm size in GB specified via module parameter.
 * The VM size is the size of the GPU virtual memory space in GB.
 */
874
static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
875
{
876 877 878 879
	/* no need to check the default value */
	if (amdgpu_vm_size == -1)
		return;

880 881 882
	if (amdgpu_vm_size < 1) {
		dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
			 amdgpu_vm_size);
883
		amdgpu_vm_size = -1;
884 885 886
	}
}

887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926
static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev)
{
	struct sysinfo si;
	bool is_os_64 = (sizeof(void *) == 8) ? true : false;
	uint64_t total_memory;
	uint64_t dram_size_seven_GB = 0x1B8000000;
	uint64_t dram_size_three_GB = 0xB8000000;

	if (amdgpu_smu_memory_pool_size == 0)
		return;

	if (!is_os_64) {
		DRM_WARN("Not 64-bit OS, feature not supported\n");
		goto def_value;
	}
	si_meminfo(&si);
	total_memory = (uint64_t)si.totalram * si.mem_unit;

	if ((amdgpu_smu_memory_pool_size == 1) ||
		(amdgpu_smu_memory_pool_size == 2)) {
		if (total_memory < dram_size_three_GB)
			goto def_value1;
	} else if ((amdgpu_smu_memory_pool_size == 4) ||
		(amdgpu_smu_memory_pool_size == 8)) {
		if (total_memory < dram_size_seven_GB)
			goto def_value1;
	} else {
		DRM_WARN("Smu memory pool size not supported\n");
		goto def_value;
	}
	adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28;

	return;

def_value1:
	DRM_WARN("No enough system memory\n");
def_value:
	adev->pm.smu_prv_buffer_size = 0;
}

927
/**
928
 * amdgpu_device_check_arguments - validate module params
929 930 931 932 933 934
 *
 * @adev: amdgpu_device pointer
 *
 * Validates certain module parameters and updates
 * the associated values used by the driver (all asics).
 */
935
static int amdgpu_device_check_arguments(struct amdgpu_device *adev)
936
{
937 938
	int ret = 0;

939 940 941 942
	if (amdgpu_sched_jobs < 4) {
		dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
			 amdgpu_sched_jobs);
		amdgpu_sched_jobs = 4;
943
	} else if (!is_power_of_2(amdgpu_sched_jobs)){
944 945 946 947
		dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
			 amdgpu_sched_jobs);
		amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
	}
948

949
	if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
950 951 952
		/* gart size must be greater or equal to 32M */
		dev_warn(adev->dev, "gart size (%d) too small\n",
			 amdgpu_gart_size);
953
		amdgpu_gart_size = -1;
954 955
	}

956
	if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
957
		/* gtt size must be greater or equal to 32M */
958 959 960
		dev_warn(adev->dev, "gtt size (%d) too small\n",
				 amdgpu_gtt_size);
		amdgpu_gtt_size = -1;
961 962
	}

963 964 965 966 967 968 969
	/* valid range is between 4 and 9 inclusive */
	if (amdgpu_vm_fragment_size != -1 &&
	    (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
		dev_warn(adev->dev, "valid range is between 4 and 9\n");
		amdgpu_vm_fragment_size = -1;
	}

970 971
	amdgpu_device_check_smu_prv_buffer_size(adev);

972
	amdgpu_device_check_vm_size(adev);
973

974
	amdgpu_device_check_block_size(adev);
975

976 977 978 979
	ret = amdgpu_device_get_job_timeout_settings(adev);
	if (ret) {
		dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n");
		return ret;
980
	}
981 982

	adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
983 984

	return ret;
985 986 987 988 989 990
}

/**
 * amdgpu_switcheroo_set_state - set switcheroo state
 *
 * @pdev: pci dev pointer
991
 * @state: vga_switcheroo state
992 993 994 995 996 997 998 999 1000 1001 1002 1003
 *
 * Callback for the switcheroo driver.  Suspends or resumes the
 * the asics before or after it is powered up using ACPI methods.
 */
static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
		return;

	if (state == VGA_SWITCHEROO_ON) {
1004
		pr_info("amdgpu: switched on\n");
1005 1006 1007
		/* don't suspend or resume card normally */
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;

1008
		amdgpu_device_resume(dev, true, true);
1009 1010 1011 1012

		dev->switch_power_state = DRM_SWITCH_POWER_ON;
		drm_kms_helper_poll_enable(dev);
	} else {
1013
		pr_info("amdgpu: switched off\n");
1014 1015
		drm_kms_helper_poll_disable(dev);
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1016
		amdgpu_device_suspend(dev, true, true);
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
	}
}

/**
 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
 *
 * @pdev: pci dev pointer
 *
 * Callback for the switcheroo driver.  Check of the switcheroo
 * state can be changed.
 * Returns true if the state can be changed, false if not.
 */
static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	/*
	* FIXME: open_count is protected by drm_global_mutex but that would lead to
	* locking inversion with the driver load path. And the access here is
	* completely racy anyway. So don't bother with locking for now.
	*/
	return dev->open_count == 0;
}

static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
	.set_gpu_state = amdgpu_switcheroo_set_state,
	.reprobe = NULL,
	.can_switch = amdgpu_switcheroo_can_switch,
};

1048 1049 1050
/**
 * amdgpu_device_ip_set_clockgating_state - set the CG state
 *
1051
 * @dev: amdgpu_device pointer
1052 1053 1054 1055 1056 1057 1058
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 * @state: clockgating state (gate or ungate)
 *
 * Sets the requested clockgating state for all instances of
 * the hardware IP specified.
 * Returns the error code from the last instance.
 */
1059
int amdgpu_device_ip_set_clockgating_state(void *dev,
1060 1061
					   enum amd_ip_block_type block_type,
					   enum amd_clockgating_state state)
1062
{
1063
	struct amdgpu_device *adev = dev;
1064 1065 1066
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1067
		if (!adev->ip_blocks[i].status.valid)
1068
			continue;
1069 1070 1071 1072 1073 1074 1075 1076 1077
		if (adev->ip_blocks[i].version->type != block_type)
			continue;
		if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
			continue;
		r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
			(void *)adev, state);
		if (r)
			DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
1078 1079 1080 1081
	}
	return r;
}

1082 1083 1084
/**
 * amdgpu_device_ip_set_powergating_state - set the PG state
 *
1085
 * @dev: amdgpu_device pointer
1086 1087 1088 1089 1090 1091 1092
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 * @state: powergating state (gate or ungate)
 *
 * Sets the requested powergating state for all instances of
 * the hardware IP specified.
 * Returns the error code from the last instance.
 */
1093
int amdgpu_device_ip_set_powergating_state(void *dev,
1094 1095
					   enum amd_ip_block_type block_type,
					   enum amd_powergating_state state)
1096
{
1097
	struct amdgpu_device *adev = dev;
1098 1099 1100
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1101
		if (!adev->ip_blocks[i].status.valid)
1102
			continue;
1103 1104 1105 1106 1107 1108 1109 1110 1111
		if (adev->ip_blocks[i].version->type != block_type)
			continue;
		if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
			continue;
		r = adev->ip_blocks[i].version->funcs->set_powergating_state(
			(void *)adev, state);
		if (r)
			DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
1112 1113 1114 1115
	}
	return r;
}

1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
/**
 * amdgpu_device_ip_get_clockgating_state - get the CG state
 *
 * @adev: amdgpu_device pointer
 * @flags: clockgating feature flags
 *
 * Walks the list of IPs on the device and updates the clockgating
 * flags for each IP.
 * Updates @flags with the feature flags for each hardware IP where
 * clockgating is enabled.
 */
1127 1128
void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
					    u32 *flags)
1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
		if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
			adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
	}
}

1140 1141 1142 1143 1144 1145 1146 1147 1148
/**
 * amdgpu_device_ip_wait_for_idle - wait for idle
 *
 * @adev: amdgpu_device pointer
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 *
 * Waits for the request hardware IP to be idle.
 * Returns 0 for success or a negative error code on failure.
 */
1149 1150
int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
				   enum amd_ip_block_type block_type)
1151 1152 1153 1154
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1155
		if (!adev->ip_blocks[i].status.valid)
1156
			continue;
1157 1158
		if (adev->ip_blocks[i].version->type == block_type) {
			r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
1159 1160 1161 1162 1163 1164 1165 1166 1167
			if (r)
				return r;
			break;
		}
	}
	return 0;

}

1168 1169 1170 1171 1172 1173 1174 1175 1176
/**
 * amdgpu_device_ip_is_idle - is the hardware IP idle
 *
 * @adev: amdgpu_device pointer
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 *
 * Check if the hardware IP is idle or not.
 * Returns true if it the IP is idle, false if not.
 */
1177 1178
bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
			      enum amd_ip_block_type block_type)
1179 1180 1181 1182
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1183
		if (!adev->ip_blocks[i].status.valid)
1184
			continue;
1185 1186
		if (adev->ip_blocks[i].version->type == block_type)
			return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
1187 1188 1189 1190 1191
	}
	return true;

}

1192 1193 1194 1195
/**
 * amdgpu_device_ip_get_ip_block - get a hw IP pointer
 *
 * @adev: amdgpu_device pointer
1196
 * @type: Type of hardware IP (SMU, GFX, UVD, etc.)
1197 1198 1199 1200
 *
 * Returns a pointer to the hardware IP block structure
 * if it exists for the asic, otherwise NULL.
 */
1201 1202 1203
struct amdgpu_ip_block *
amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
			      enum amd_ip_block_type type)
1204 1205 1206 1207
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++)
1208
		if (adev->ip_blocks[i].version->type == type)
1209 1210 1211 1212 1213 1214
			return &adev->ip_blocks[i];

	return NULL;
}

/**
1215
 * amdgpu_device_ip_block_version_cmp
1216 1217
 *
 * @adev: amdgpu_device pointer
1218
 * @type: enum amd_ip_block_type
1219 1220 1221 1222 1223 1224
 * @major: major version
 * @minor: minor version
 *
 * return 0 if equal or greater
 * return 1 if smaller or the ip_block doesn't exist
 */
1225 1226 1227
int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
				       enum amd_ip_block_type type,
				       u32 major, u32 minor)
1228
{
1229
	struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
1230

1231 1232 1233
	if (ip_block && ((ip_block->version->major > major) ||
			((ip_block->version->major == major) &&
			(ip_block->version->minor >= minor))))
1234 1235 1236 1237 1238
		return 0;

	return 1;
}

1239
/**
1240
 * amdgpu_device_ip_block_add
1241 1242 1243 1244 1245 1246 1247
 *
 * @adev: amdgpu_device pointer
 * @ip_block_version: pointer to the IP to add
 *
 * Adds the IP block driver information to the collection of IPs
 * on the asic.
 */
1248 1249
int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
			       const struct amdgpu_ip_block_version *ip_block_version)
1250 1251 1252 1253
{
	if (!ip_block_version)
		return -EINVAL;

1254
	DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks,
1255 1256
		  ip_block_version->funcs->name);

1257 1258 1259 1260 1261
	adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;

	return 0;
}

1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
/**
 * amdgpu_device_enable_virtual_display - enable virtual display feature
 *
 * @adev: amdgpu_device pointer
 *
 * Enabled the virtual display feature if the user has enabled it via
 * the module parameter virtual_display.  This feature provides a virtual
 * display hardware on headless boards or in virtualized environments.
 * This function parses and validates the configuration string specified by
 * the user and configues the virtual display configuration (number of
 * virtual connectors, crtcs, etc.) specified.
 */
1274
static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
1275 1276 1277 1278 1279 1280
{
	adev->enable_virtual_display = false;

	if (amdgpu_virtual_display) {
		struct drm_device *ddev = adev->ddev;
		const char *pci_address_name = pci_name(ddev->pdev);
1281
		char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
1282 1283 1284

		pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
		pciaddstr_tmp = pciaddstr;
1285 1286
		while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
			pciaddname = strsep(&pciaddname_tmp, ",");
1287 1288
			if (!strcmp("all", pciaddname)
			    || !strcmp(pci_address_name, pciaddname)) {
1289 1290 1291
				long num_crtc;
				int res = -1;

1292
				adev->enable_virtual_display = true;
1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306

				if (pciaddname_tmp)
					res = kstrtol(pciaddname_tmp, 10,
						      &num_crtc);

				if (!res) {
					if (num_crtc < 1)
						num_crtc = 1;
					if (num_crtc > 6)
						num_crtc = 6;
					adev->mode_info.num_crtc = num_crtc;
				} else {
					adev->mode_info.num_crtc = 1;
				}
1307 1308 1309 1310
				break;
			}
		}

1311 1312 1313
		DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
			 amdgpu_virtual_display, pci_address_name,
			 adev->enable_virtual_display, adev->mode_info.num_crtc);
1314 1315 1316 1317 1318

		kfree(pciaddstr);
	}
}

1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
/**
 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
 *
 * @adev: amdgpu_device pointer
 *
 * Parses the asic configuration parameters specified in the gpu info
 * firmware and makes them availale to the driver for use in configuring
 * the asic.
 * Returns 0 on success, -EINVAL on failure.
 */
1329 1330 1331 1332 1333 1334 1335
static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
{
	const char *chip_name;
	char fw_name[30];
	int err;
	const struct gpu_info_firmware_header_v1_0 *hdr;

1336 1337
	adev->firmware.gpu_info_fw = NULL;

1338 1339 1340 1341 1342
	switch (adev->asic_type) {
	case CHIP_TOPAZ:
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS10:
1343
	case CHIP_POLARIS11:
1344
	case CHIP_POLARIS12:
1345
	case CHIP_VEGAM:
1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361
	case CHIP_CARRIZO:
	case CHIP_STONEY:
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_VERDE:
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_OLAND:
	case CHIP_HAINAN:
#endif
#ifdef CONFIG_DRM_AMDGPU_CIK
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
#endif
1362
	case CHIP_VEGA20:
1363 1364 1365 1366 1367
	default:
		return 0;
	case CHIP_VEGA10:
		chip_name = "vega10";
		break;
1368 1369 1370
	case CHIP_VEGA12:
		chip_name = "vega12";
		break;
1371
	case CHIP_RAVEN:
1372 1373
		if (adev->rev_id >= 8)
			chip_name = "raven2";
1374 1375
		else if (adev->pdev->device == 0x15d8)
			chip_name = "picasso";
1376 1377
		else
			chip_name = "raven";
1378
		break;
1379 1380 1381
	}

	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
1382
	err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
1383 1384 1385 1386 1387 1388
	if (err) {
		dev_err(adev->dev,
			"Failed to load gpu_info firmware \"%s\"\n",
			fw_name);
		goto out;
	}
1389
	err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
1390 1391 1392 1393 1394 1395 1396
	if (err) {
		dev_err(adev->dev,
			"Failed to validate gpu_info firmware \"%s\"\n",
			fw_name);
		goto out;
	}

1397
	hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
1398 1399 1400 1401 1402 1403
	amdgpu_ucode_print_gpu_info_hdr(&hdr->header);

	switch (hdr->version_major) {
	case 1:
	{
		const struct gpu_info_firmware_v1_0 *gpu_info_fw =
1404
			(const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
1405 1406
								le32_to_cpu(hdr->header.ucode_array_offset_bytes));

1407 1408 1409 1410
		adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
		adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
		adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
		adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
1411
		adev->gfx.config.max_texture_channel_caches =
1412 1413 1414 1415 1416
			le32_to_cpu(gpu_info_fw->gc_num_tccs);
		adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
		adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
		adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
		adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
1417
		adev->gfx.config.double_offchip_lds_buf =
1418 1419
			le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
		adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
1420 1421 1422 1423 1424
		adev->gfx.cu_info.max_waves_per_simd =
			le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
		adev->gfx.cu_info.max_scratch_slots_per_cu =
			le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
		adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436
		break;
	}
	default:
		dev_err(adev->dev,
			"Unsupported gpu_info table %d\n", hdr->header.ucode_version);
		err = -EINVAL;
		goto out;
	}
out:
	return err;
}

1437 1438 1439 1440 1441 1442 1443 1444 1445 1446
/**
 * amdgpu_device_ip_early_init - run early init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Early initialization pass for hardware IPs.  The hardware IPs that make
 * up each asic are discovered each IP's early_init callback is run.  This
 * is the first stage in initializing the asic.
 * Returns 0 on success, negative error code on failure.
 */
1447
static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
1448
{
1449
	int i, r;
1450

1451
	amdgpu_device_enable_virtual_display(adev);
1452

1453
	switch (adev->asic_type) {
1454 1455
	case CHIP_TOPAZ:
	case CHIP_TONGA:
1456
	case CHIP_FIJI:
1457
	case CHIP_POLARIS10:
1458
	case CHIP_POLARIS11:
1459
	case CHIP_POLARIS12:
1460
	case CHIP_VEGAM:
1461
	case CHIP_CARRIZO:
1462 1463
	case CHIP_STONEY:
		if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
1464 1465 1466 1467 1468 1469 1470 1471
			adev->family = AMDGPU_FAMILY_CZ;
		else
			adev->family = AMDGPU_FAMILY_VI;

		r = vi_set_ip_blocks(adev);
		if (r)
			return r;
		break;
1472 1473 1474 1475 1476 1477
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_VERDE:
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_OLAND:
	case CHIP_HAINAN:
1478
		adev->family = AMDGPU_FAMILY_SI;
1479 1480 1481 1482 1483
		r = si_set_ip_blocks(adev);
		if (r)
			return r;
		break;
#endif
1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499
#ifdef CONFIG_DRM_AMDGPU_CIK
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
		if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
			adev->family = AMDGPU_FAMILY_CI;
		else
			adev->family = AMDGPU_FAMILY_KV;

		r = cik_set_ip_blocks(adev);
		if (r)
			return r;
		break;
#endif
1500 1501
	case CHIP_VEGA10:
	case CHIP_VEGA12:
1502
	case CHIP_VEGA20:
1503
	case CHIP_RAVEN:
1504
		if (adev->asic_type == CHIP_RAVEN)
1505 1506 1507
			adev->family = AMDGPU_FAMILY_RV;
		else
			adev->family = AMDGPU_FAMILY_AI;
1508 1509 1510 1511 1512

		r = soc15_set_ip_blocks(adev);
		if (r)
			return r;
		break;
1513 1514 1515 1516 1517
	default:
		/* FIXME: not supported yet */
		return -EINVAL;
	}

1518 1519 1520 1521
	r = amdgpu_device_parse_gpu_info_fw(adev);
	if (r)
		return r;

1522 1523
	amdgpu_amdkfd_device_probe(adev);

1524 1525 1526
	if (amdgpu_sriov_vf(adev)) {
		r = amdgpu_virt_request_full_gpu(adev, true);
		if (r)
1527
			return -EAGAIN;
1528 1529 1530

		/* query the reg access mode at the very beginning */
		amdgpu_virt_init_reg_access_mode(adev);
1531 1532
	}

1533
	adev->pm.pp_feature = amdgpu_pp_feature_mask;
1534 1535
	if (amdgpu_sriov_vf(adev))
		adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
1536

1537 1538
	for (i = 0; i < adev->num_ip_blocks; i++) {
		if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
1539 1540
			DRM_ERROR("disabled ip block: %d <%s>\n",
				  i, adev->ip_blocks[i].version->funcs->name);
1541
			adev->ip_blocks[i].status.valid = false;
1542
		} else {
1543 1544
			if (adev->ip_blocks[i].version->funcs->early_init) {
				r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
1545
				if (r == -ENOENT) {
1546
					adev->ip_blocks[i].status.valid = false;
1547
				} else if (r) {
1548 1549
					DRM_ERROR("early_init of IP block <%s> failed %d\n",
						  adev->ip_blocks[i].version->funcs->name, r);
1550
					return r;
1551
				} else {
1552
					adev->ip_blocks[i].status.valid = true;
1553
				}
1554
			} else {
1555
				adev->ip_blocks[i].status.valid = true;
1556 1557
			}
		}
1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
		/* get the vbios after the asic_funcs are set up */
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
			/* Read BIOS */
			if (!amdgpu_get_bios(adev))
				return -EINVAL;

			r = amdgpu_atombios_init(adev);
			if (r) {
				dev_err(adev->dev, "amdgpu_atombios_init failed\n");
				amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
				return r;
			}
		}
1571 1572
	}

1573 1574 1575
	adev->cg_flags &= amdgpu_cg_mask;
	adev->pg_flags &= amdgpu_pg_mask;

1576 1577 1578
	return 0;
}

1579 1580 1581 1582 1583 1584 1585 1586 1587 1588
static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev)
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.sw)
			continue;
		if (adev->ip_blocks[i].status.hw)
			continue;
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1589
		    (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) ||
1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
			r = adev->ip_blocks[i].version->funcs->hw_init(adev);
			if (r) {
				DRM_ERROR("hw_init of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
			adev->ip_blocks[i].status.hw = true;
		}
	}

	return 0;
}

static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev)
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.sw)
			continue;
		if (adev->ip_blocks[i].status.hw)
			continue;
		r = adev->ip_blocks[i].version->funcs->hw_init(adev);
		if (r) {
			DRM_ERROR("hw_init of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
			return r;
		}
		adev->ip_blocks[i].status.hw = true;
	}

	return 0;
}

1625 1626 1627 1628
static int amdgpu_device_fw_loading(struct amdgpu_device *adev)
{
	int r = 0;
	int i;
1629
	uint32_t smu_version;
1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654

	if (adev->asic_type >= CHIP_VEGA10) {
		for (i = 0; i < adev->num_ip_blocks; i++) {
			if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
				if (adev->in_gpu_reset || adev->in_suspend) {
					if (amdgpu_sriov_vf(adev) && adev->in_gpu_reset)
						break; /* sriov gpu reset, psp need to do hw_init before IH because of hw limit */
					r = adev->ip_blocks[i].version->funcs->resume(adev);
					if (r) {
						DRM_ERROR("resume of IP block <%s> failed %d\n",
							  adev->ip_blocks[i].version->funcs->name, r);
						return r;
					}
				} else {
					r = adev->ip_blocks[i].version->funcs->hw_init(adev);
					if (r) {
						DRM_ERROR("hw_init of IP block <%s> failed %d\n",
						  adev->ip_blocks[i].version->funcs->name, r);
						return r;
					}
				}
				adev->ip_blocks[i].status.hw = true;
			}
		}
	}
1655
	r = amdgpu_pm_load_smu_firmware(adev, &smu_version);
1656

1657
	return r;
1658 1659
}

1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670
/**
 * amdgpu_device_ip_init - run init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main initialization pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the sw_init and hw_init callbacks
 * are run.  sw_init initializes the software state associated with each IP
 * and hw_init initializes the hardware associated with each IP.
 * Returns 0 on success, negative error code on failure.
 */
1671
static int amdgpu_device_ip_init(struct amdgpu_device *adev)
1672 1673 1674
{
	int i, r;

1675 1676 1677 1678
	r = amdgpu_ras_init(adev);
	if (r)
		return r;

1679
	for (i = 0; i < adev->num_ip_blocks; i++) {
1680
		if (!adev->ip_blocks[i].status.valid)
1681
			continue;
1682
		r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
1683
		if (r) {
1684 1685
			DRM_ERROR("sw_init of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
1686
			goto init_failed;
1687
		}
1688
		adev->ip_blocks[i].status.sw = true;
1689

1690
		/* need to do gmc hw init early so we can allocate gpu mem */
1691
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
1692
			r = amdgpu_device_vram_scratch_init(adev);
1693 1694
			if (r) {
				DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
1695
				goto init_failed;
1696
			}
1697
			r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
1698 1699
			if (r) {
				DRM_ERROR("hw_init %d failed %d\n", i, r);
1700
				goto init_failed;
1701
			}
1702
			r = amdgpu_device_wb_init(adev);
1703
			if (r) {
1704
				DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
1705
				goto init_failed;
1706
			}
1707
			adev->ip_blocks[i].status.hw = true;
1708 1709 1710

			/* right after GMC hw init, we create CSA */
			if (amdgpu_sriov_vf(adev)) {
1711 1712 1713
				r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj,
								AMDGPU_GEM_DOMAIN_VRAM,
								AMDGPU_CSA_SIZE);
1714 1715
				if (r) {
					DRM_ERROR("allocate CSA failed %d\n", r);
1716
					goto init_failed;
1717 1718
				}
			}
1719 1720 1721
		}
	}

1722 1723 1724 1725 1726 1727 1728
	r = amdgpu_ib_pool_init(adev);
	if (r) {
		dev_err(adev->dev, "IB initialization failed (%d).\n", r);
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
		goto init_failed;
	}

1729 1730
	r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/
	if (r)
1731
		goto init_failed;
1732 1733 1734

	r = amdgpu_device_ip_hw_init_phase1(adev);
	if (r)
1735
		goto init_failed;
1736

1737 1738
	r = amdgpu_device_fw_loading(adev);
	if (r)
1739
		goto init_failed;
1740

1741 1742
	r = amdgpu_device_ip_hw_init_phase2(adev);
	if (r)
1743
		goto init_failed;
1744

1745 1746
	if (adev->gmc.xgmi.num_physical_nodes > 1)
		amdgpu_xgmi_add_device(adev);
1747
	amdgpu_amdkfd_device_init(adev);
1748

1749
init_failed:
1750
	if (amdgpu_sriov_vf(adev)) {
1751 1752
		if (!r)
			amdgpu_virt_init_data_exchange(adev);
1753
		amdgpu_virt_release_full_gpu(adev, true);
1754
	}
1755

1756
	return r;
1757 1758
}

1759 1760 1761 1762 1763 1764 1765 1766 1767
/**
 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
 *
 * @adev: amdgpu_device pointer
 *
 * Writes a reset magic value to the gart pointer in VRAM.  The driver calls
 * this function before a GPU reset.  If the value is retained after a
 * GPU reset, VRAM has not been lost.  Some GPU resets may destry VRAM contents.
 */
1768
static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
1769 1770 1771 1772
{
	memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
}

1773 1774 1775 1776 1777 1778 1779 1780 1781 1782
/**
 * amdgpu_device_check_vram_lost - check if vram is valid
 *
 * @adev: amdgpu_device pointer
 *
 * Checks the reset magic value written to the gart pointer in VRAM.
 * The driver calls this after a GPU reset to see if the contents of
 * VRAM is lost or now.
 * returns true if vram is lost, false if not.
 */
1783
static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
1784 1785 1786 1787 1788
{
	return !!memcmp(adev->gart.ptr, adev->reset_magic,
			AMDGPU_RESET_MAGIC_NUM);
}

1789
/**
1790
 * amdgpu_device_set_cg_state - set clockgating for amdgpu device
1791 1792 1793 1794
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
1795 1796 1797
 * set_clockgating_state callbacks are run.
 * Late initialization pass enabling clockgating for hardware IPs.
 * Fini or suspend, pass disabling clockgating for hardware IPs.
1798 1799
 * Returns 0 on success, negative error code on failure.
 */
1800

1801 1802
static int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
						enum amd_clockgating_state state)
1803
{
1804
	int i, j, r;
1805

1806 1807 1808
	if (amdgpu_emu_mode == 1)
		return 0;

1809 1810
	for (j = 0; j < adev->num_ip_blocks; j++) {
		i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
1811
		if (!adev->ip_blocks[i].status.late_initialized)
1812
			continue;
1813
		/* skip CG for VCE/UVD, it's handled specially */
1814
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1815
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
1816
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
1817
		    adev->ip_blocks[i].version->funcs->set_clockgating_state) {
1818
			/* enable clockgating to save power */
1819
			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1820
										     state);
1821 1822
			if (r) {
				DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
1823
					  adev->ip_blocks[i].version->funcs->name, r);
1824 1825
				return r;
			}
1826
		}
1827
	}
1828

1829 1830 1831
	return 0;
}

1832
static int amdgpu_device_set_pg_state(struct amdgpu_device *adev, enum amd_powergating_state state)
1833
{
1834
	int i, j, r;
1835

1836 1837 1838
	if (amdgpu_emu_mode == 1)
		return 0;

1839 1840
	for (j = 0; j < adev->num_ip_blocks; j++) {
		i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
1841
		if (!adev->ip_blocks[i].status.late_initialized)
1842 1843 1844 1845 1846 1847 1848 1849
			continue;
		/* skip CG for VCE/UVD, it's handled specially */
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
		    adev->ip_blocks[i].version->funcs->set_powergating_state) {
			/* enable powergating to save power */
			r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
1850
											state);
1851 1852 1853 1854 1855 1856 1857
			if (r) {
				DRM_ERROR("set_powergating_state(gate) of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
		}
	}
1858 1859 1860
	return 0;
}

1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897
static int amdgpu_device_enable_mgpu_fan_boost(void)
{
	struct amdgpu_gpu_instance *gpu_ins;
	struct amdgpu_device *adev;
	int i, ret = 0;

	mutex_lock(&mgpu_info.mutex);

	/*
	 * MGPU fan boost feature should be enabled
	 * only when there are two or more dGPUs in
	 * the system
	 */
	if (mgpu_info.num_dgpu < 2)
		goto out;

	for (i = 0; i < mgpu_info.num_dgpu; i++) {
		gpu_ins = &(mgpu_info.gpu_ins[i]);
		adev = gpu_ins->adev;
		if (!(adev->flags & AMD_IS_APU) &&
		    !gpu_ins->mgpu_fan_enabled &&
		    adev->powerplay.pp_funcs &&
		    adev->powerplay.pp_funcs->enable_mgpu_fan_boost) {
			ret = amdgpu_dpm_enable_mgpu_fan_boost(adev);
			if (ret)
				break;

			gpu_ins->mgpu_fan_enabled = 1;
		}
	}

out:
	mutex_unlock(&mgpu_info.mutex);

	return ret;
}

1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909
/**
 * amdgpu_device_ip_late_init - run late init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Late initialization pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the late_init callbacks are run.
 * late_init covers any special initialization that an IP requires
 * after all of the have been initialized or something that needs to happen
 * late in the init process.
 * Returns 0 on success, negative error code on failure.
 */
1910
static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
1911 1912 1913 1914
{
	int i = 0, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1915
		if (!adev->ip_blocks[i].status.hw)
1916 1917 1918 1919 1920 1921 1922 1923 1924
			continue;
		if (adev->ip_blocks[i].version->funcs->late_init) {
			r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
			if (r) {
				DRM_ERROR("late_init of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
		}
1925
		adev->ip_blocks[i].status.late_initialized = true;
1926 1927
	}

1928 1929
	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE);
	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE);
1930

1931
	amdgpu_device_fill_reset_magic(adev);
1932

1933 1934 1935 1936 1937 1938 1939
	r = amdgpu_device_enable_mgpu_fan_boost();
	if (r)
		DRM_ERROR("enable mgpu fan boost failed (%d).\n", r);

	/* set to low pstate by default */
	amdgpu_xgmi_set_pstate(adev, 0);

1940 1941 1942
	return 0;
}

1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953
/**
 * amdgpu_device_ip_fini - run fini for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main teardown pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
 * are run.  hw_fini tears down the hardware associated with each IP
 * and sw_fini tears down any software state associated with each IP.
 * Returns 0 on success, negative error code on failure.
 */
1954
static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
1955 1956 1957
{
	int i, r;

1958 1959
	amdgpu_ras_pre_fini(adev);

1960 1961 1962
	if (adev->gmc.xgmi.num_physical_nodes > 1)
		amdgpu_xgmi_remove_device(adev);

1963
	amdgpu_amdkfd_device_fini(adev);
1964 1965

	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
1966 1967
	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);

1968 1969
	/* need to disable SMC first */
	for (i = 0; i < adev->num_ip_blocks; i++) {
1970
		if (!adev->ip_blocks[i].status.hw)
1971
			continue;
1972
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
1973
			r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
1974 1975 1976
			/* XXX handle errors */
			if (r) {
				DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
1977
					  adev->ip_blocks[i].version->funcs->name, r);
1978
			}
1979
			adev->ip_blocks[i].status.hw = false;
1980 1981 1982 1983
			break;
		}
	}

1984
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1985
		if (!adev->ip_blocks[i].status.hw)
1986
			continue;
1987

1988
		r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
1989
		/* XXX handle errors */
1990
		if (r) {
1991 1992
			DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
1993
		}
1994

1995
		adev->ip_blocks[i].status.hw = false;
1996 1997
	}

1998

1999
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2000
		if (!adev->ip_blocks[i].status.sw)
2001
			continue;
2002 2003

		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
2004
			amdgpu_ucode_free_bo(adev);
2005
			amdgpu_free_static_csa(&adev->virt.csa_obj);
2006 2007
			amdgpu_device_wb_fini(adev);
			amdgpu_device_vram_scratch_fini(adev);
2008
			amdgpu_ib_pool_fini(adev);
2009 2010
		}

2011
		r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
2012
		/* XXX handle errors */
2013
		if (r) {
2014 2015
			DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2016
		}
2017 2018
		adev->ip_blocks[i].status.sw = false;
		adev->ip_blocks[i].status.valid = false;
2019 2020
	}

Monk Liu's avatar
Monk Liu committed
2021
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2022
		if (!adev->ip_blocks[i].status.late_initialized)
2023
			continue;
2024 2025 2026
		if (adev->ip_blocks[i].version->funcs->late_fini)
			adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
		adev->ip_blocks[i].status.late_initialized = false;
Monk Liu's avatar
Monk Liu committed
2027 2028
	}

2029 2030
	amdgpu_ras_fini(adev);

2031
	if (amdgpu_sriov_vf(adev))
2032 2033
		if (amdgpu_virt_release_full_gpu(adev, false))
			DRM_ERROR("failed to release exclusive mode on fini\n");
2034

2035 2036 2037
	return 0;
}

2038
/**
2039
 * amdgpu_device_delayed_init_work_handler - work handler for IB tests
2040
 *
2041
 * @work: work_struct.
2042
 */
2043
static void amdgpu_device_delayed_init_work_handler(struct work_struct *work)
2044 2045
{
	struct amdgpu_device *adev =
2046
		container_of(work, struct amdgpu_device, delayed_init_work.work);
2047 2048 2049 2050 2051
	int r;

	r = amdgpu_ib_ring_tests(adev);
	if (r)
		DRM_ERROR("ib ring test failed (%d).\n", r);
2052 2053
}

2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066
static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work)
{
	struct amdgpu_device *adev =
		container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work);

	mutex_lock(&adev->gfx.gfx_off_mutex);
	if (!adev->gfx.gfx_off_state && !adev->gfx.gfx_off_req_count) {
		if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true))
			adev->gfx.gfx_off_state = true;
	}
	mutex_unlock(&adev->gfx.gfx_off_mutex);
}

2067
/**
2068
 * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1)
2069 2070 2071 2072 2073 2074 2075 2076 2077
 *
 * @adev: amdgpu_device pointer
 *
 * Main suspend function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked, clockgating is disabled and the
 * suspend callbacks are run.  suspend puts the hardware and software state
 * in each IP into a state suitable for suspend.
 * Returns 0 on success, negative error code on failure.
 */
2078 2079 2080 2081
static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev)
{
	int i, r;

2082
	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
2083
	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
2084

2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
		/* displays are handled separately */
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) {
			/* XXX handle errors */
			r = adev->ip_blocks[i].version->funcs->suspend(adev);
			/* XXX handle errors */
			if (r) {
				DRM_ERROR("suspend of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
			}
		}
	}

	return 0;
}

/**
 * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2)
 *
 * @adev: amdgpu_device pointer
 *
 * Main suspend function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked, clockgating is disabled and the
 * suspend callbacks are run.  suspend puts the hardware and software state
 * in each IP into a state suitable for suspend.
 * Returns 0 on success, negative error code on failure.
 */
static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev)
2115 2116 2117 2118
{
	int i, r;

	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2119
		if (!adev->ip_blocks[i].status.valid)
2120
			continue;
2121 2122 2123
		/* displays are handled in phase1 */
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)
			continue;
2124
		/* XXX handle errors */
2125
		r = adev->ip_blocks[i].version->funcs->suspend(adev);
2126
		/* XXX handle errors */
2127
		if (r) {
2128 2129
			DRM_ERROR("suspend of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2130
		}
2131 2132 2133 2134 2135
	}

	return 0;
}

2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150
/**
 * amdgpu_device_ip_suspend - run suspend for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main suspend function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked, clockgating is disabled and the
 * suspend callbacks are run.  suspend puts the hardware and software state
 * in each IP into a state suitable for suspend.
 * Returns 0 on success, negative error code on failure.
 */
int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
{
	int r;

2151 2152 2153
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_request_full_gpu(adev, false);

2154 2155 2156 2157 2158
	r = amdgpu_device_ip_suspend_phase1(adev);
	if (r)
		return r;
	r = amdgpu_device_ip_suspend_phase2(adev);

2159 2160 2161
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_release_full_gpu(adev, false);

2162 2163 2164
	return r;
}

2165
static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
2166 2167 2168
{
	int i, r;

2169 2170 2171
	static enum amd_ip_block_type ip_order[] = {
		AMD_IP_BLOCK_TYPE_GMC,
		AMD_IP_BLOCK_TYPE_COMMON,
2172
		AMD_IP_BLOCK_TYPE_PSP,
2173 2174
		AMD_IP_BLOCK_TYPE_IH,
	};
2175

2176 2177 2178
	for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
		int j;
		struct amdgpu_ip_block *block;
2179

2180 2181 2182 2183 2184 2185 2186 2187
		for (j = 0; j < adev->num_ip_blocks; j++) {
			block = &adev->ip_blocks[j];

			if (block->version->type != ip_order[i] ||
				!block->status.valid)
				continue;

			r = block->version->funcs->hw_init(adev);
2188
			DRM_INFO("RE-INIT-early: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
2189 2190
			if (r)
				return r;
2191 2192 2193 2194 2195 2196
		}
	}

	return 0;
}

2197
static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
2198 2199 2200
{
	int i, r;

2201 2202 2203 2204 2205
	static enum amd_ip_block_type ip_order[] = {
		AMD_IP_BLOCK_TYPE_SMC,
		AMD_IP_BLOCK_TYPE_DCE,
		AMD_IP_BLOCK_TYPE_GFX,
		AMD_IP_BLOCK_TYPE_SDMA,
2206 2207
		AMD_IP_BLOCK_TYPE_UVD,
		AMD_IP_BLOCK_TYPE_VCE
2208
	};
2209

2210 2211 2212
	for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
		int j;
		struct amdgpu_ip_block *block;
2213

2214 2215 2216 2217 2218 2219 2220 2221
		for (j = 0; j < adev->num_ip_blocks; j++) {
			block = &adev->ip_blocks[j];

			if (block->version->type != ip_order[i] ||
				!block->status.valid)
				continue;

			r = block->version->funcs->hw_init(adev);
2222
			DRM_INFO("RE-INIT-late: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
2223 2224
			if (r)
				return r;
2225 2226 2227 2228 2229 2230
		}
	}

	return 0;
}

2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242
/**
 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * First resume function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the resume callbacks are run for
 * COMMON, GMC, and IH.  resume puts the hardware into a functional state
 * after a suspend and updates the software state as necessary.  This
 * function is also used for restoring the GPU after a GPU reset.
 * Returns 0 on success, negative error code on failure.
 */
2243
static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
2244 2245 2246
{
	int i, r;

2247 2248 2249 2250
	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2251 2252
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
2253 2254 2255 2256 2257 2258
			r = adev->ip_blocks[i].version->funcs->resume(adev);
			if (r) {
				DRM_ERROR("resume of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
2259 2260 2261 2262 2263 2264
		}
	}

	return 0;
}

2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277
/**
 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * First resume function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the resume callbacks are run for
 * all blocks except COMMON, GMC, and IH.  resume puts the hardware into a
 * functional state after a suspend and updates the software state as
 * necessary.  This function is also used for restoring the GPU after a GPU
 * reset.
 * Returns 0 on success, negative error code on failure.
 */
2278
static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
2279 2280 2281 2282
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2283
		if (!adev->ip_blocks[i].status.valid)
2284
			continue;
2285
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2286
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
2287 2288
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
2289
			continue;
2290
		r = adev->ip_blocks[i].version->funcs->resume(adev);
2291
		if (r) {
2292 2293
			DRM_ERROR("resume of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2294
			return r;
2295
		}
2296 2297 2298 2299 2300
	}

	return 0;
}

2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312
/**
 * amdgpu_device_ip_resume - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main resume function for hardware IPs.  The hardware IPs
 * are split into two resume functions because they are
 * are also used in in recovering from a GPU reset and some additional
 * steps need to be take between them.  In this case (S3/S4) they are
 * run sequentially.
 * Returns 0 on success, negative error code on failure.
 */
2313
static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
2314 2315 2316
{
	int r;

2317
	r = amdgpu_device_ip_resume_phase1(adev);
2318 2319
	if (r)
		return r;
2320 2321 2322 2323 2324

	r = amdgpu_device_fw_loading(adev);
	if (r)
		return r;

2325
	r = amdgpu_device_ip_resume_phase2(adev);
2326 2327 2328 2329

	return r;
}

2330 2331 2332 2333 2334 2335 2336
/**
 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
 *
 * @adev: amdgpu_device pointer
 *
 * Query the VBIOS data tables to determine if the board supports SR-IOV.
 */
2337
static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
2338
{
Monk Liu's avatar
Monk Liu committed
2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349
	if (amdgpu_sriov_vf(adev)) {
		if (adev->is_atom_fw) {
			if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
		} else {
			if (amdgpu_atombios_has_gpu_virtualization_table(adev))
				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
		}

		if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
2350
	}
2351 2352
}

2353 2354 2355 2356 2357 2358 2359 2360
/**
 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
 *
 * @asic_type: AMD asic type
 *
 * Check if there is DC (new modesetting infrastructre) support for an asic.
 * returns true if DC has support, false if not.
 */
2361 2362 2363 2364 2365
bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
{
	switch (asic_type) {
#if defined(CONFIG_DRM_AMD_DC)
	case CHIP_BONAIRE:
2366
	case CHIP_KAVERI:
2367 2368
	case CHIP_KABINI:
	case CHIP_MULLINS:
2369 2370 2371 2372 2373 2374 2375 2376 2377
		/*
		 * We have systems in the wild with these ASICs that require
		 * LVDS and VGA support which is not supported with DC.
		 *
		 * Fallback to the non-DC driver here by default so as not to
		 * cause regressions.
		 */
		return amdgpu_dc > 0;
	case CHIP_HAWAII:
2378 2379 2380
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_POLARIS10:
2381
	case CHIP_POLARIS11:
2382
	case CHIP_POLARIS12:
2383
	case CHIP_VEGAM:
2384 2385
	case CHIP_TONGA:
	case CHIP_FIJI:
2386
	case CHIP_VEGA10:
2387
	case CHIP_VEGA12:
2388
	case CHIP_VEGA20:
2389
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
2390
	case CHIP_RAVEN:
2391
#endif
2392
		return amdgpu_dc != 0;
2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407
#endif
	default:
		return false;
	}
}

/**
 * amdgpu_device_has_dc_support - check if dc is supported
 *
 * @adev: amdgpu_device_pointer
 *
 * Returns true for supported, false for not supported
 */
bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
{
Xiangliang Yu's avatar
Xiangliang Yu committed
2408 2409 2410
	if (amdgpu_sriov_vf(adev))
		return false;

2411 2412 2413
	return amdgpu_device_asic_has_dc_support(adev->asic_type);
}

2414 2415 2416 2417 2418 2419 2420 2421

static void amdgpu_device_xgmi_reset_func(struct work_struct *__work)
{
	struct amdgpu_device *adev =
		container_of(__work, struct amdgpu_device, xgmi_reset_work);

	adev->asic_reset_res =  amdgpu_asic_reset(adev);
	if (adev->asic_reset_res)
Evan Quan's avatar
Evan Quan committed
2422
		DRM_WARN("ASIC reset failed with error, %d for drm dev, %s",
2423 2424 2425 2426
			 adev->asic_reset_res, adev->ddev->unique);
}


2427 2428 2429 2430
/**
 * amdgpu_device_init - initialize the driver
 *
 * @adev: amdgpu_device pointer
2431
 * @ddev: drm dev pointer
2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445
 * @pdev: pci dev pointer
 * @flags: driver flags
 *
 * Initializes the driver info and hw (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver startup.
 */
int amdgpu_device_init(struct amdgpu_device *adev,
		       struct drm_device *ddev,
		       struct pci_dev *pdev,
		       uint32_t flags)
{
	int r, i;
	bool runtime = false;
2446
	u32 max_MBps;
2447 2448 2449 2450 2451 2452

	adev->shutdown = false;
	adev->dev = &pdev->dev;
	adev->ddev = ddev;
	adev->pdev = pdev;
	adev->flags = flags;
2453
	adev->asic_type = flags & AMD_ASIC_MASK;
2454
	adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
2455 2456
	if (amdgpu_emu_mode == 1)
		adev->usec_timeout *= 2;
2457
	adev->gmc.gart_size = 512 * 1024 * 1024;
2458 2459 2460 2461 2462
	adev->accel_working = false;
	adev->num_rings = 0;
	adev->mman.buffer_funcs = NULL;
	adev->mman.buffer_funcs_ring = NULL;
	adev->vm_manager.vm_pte_funcs = NULL;
2463
	adev->vm_manager.vm_pte_num_rqs = 0;
2464
	adev->gmc.gmc_funcs = NULL;
2465
	adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2466
	bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
2467 2468 2469 2470 2471

	adev->smc_rreg = &amdgpu_invalid_rreg;
	adev->smc_wreg = &amdgpu_invalid_wreg;
	adev->pcie_rreg = &amdgpu_invalid_rreg;
	adev->pcie_wreg = &amdgpu_invalid_wreg;
2472 2473
	adev->pciep_rreg = &amdgpu_invalid_rreg;
	adev->pciep_wreg = &amdgpu_invalid_wreg;
2474 2475 2476 2477
	adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
	adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
	adev->didt_rreg = &amdgpu_invalid_rreg;
	adev->didt_wreg = &amdgpu_invalid_wreg;
2478 2479
	adev->gc_cac_rreg = &amdgpu_invalid_rreg;
	adev->gc_cac_wreg = &amdgpu_invalid_wreg;
2480 2481 2482
	adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
	adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;

2483 2484 2485
	DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
		 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
		 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
2486 2487 2488 2489

	/* mutex initialization are all done here so we
	 * can recall function without having locking issues */
	atomic_set(&adev->irq.ih.lock, 0);
2490
	mutex_init(&adev->firmware.mutex);
2491 2492 2493
	mutex_init(&adev->pm.mutex);
	mutex_init(&adev->gfx.gpu_clock_mutex);
	mutex_init(&adev->srbm_mutex);
2494
	mutex_init(&adev->gfx.pipe_reserve_mutex);
2495
	mutex_init(&adev->gfx.gfx_off_mutex);
2496 2497
	mutex_init(&adev->grbm_idx_mutex);
	mutex_init(&adev->mn_lock);
2498
	mutex_init(&adev->virt.vf_errors.lock);
2499
	hash_init(adev->mn_hash);
2500
	mutex_init(&adev->lock_reset);
2501
	mutex_init(&adev->virt.dpm_mutex);
2502

2503 2504 2505
	r = amdgpu_device_check_arguments(adev);
	if (r)
		return r;
2506 2507 2508 2509 2510 2511

	spin_lock_init(&adev->mmio_idx_lock);
	spin_lock_init(&adev->smc_idx_lock);
	spin_lock_init(&adev->pcie_idx_lock);
	spin_lock_init(&adev->uvd_ctx_idx_lock);
	spin_lock_init(&adev->didt_idx_lock);
2512
	spin_lock_init(&adev->gc_cac_idx_lock);
2513
	spin_lock_init(&adev->se_cac_idx_lock);
2514
	spin_lock_init(&adev->audio_endpt_idx_lock);
2515
	spin_lock_init(&adev->mm_stats.lock);
2516

2517 2518 2519
	INIT_LIST_HEAD(&adev->shadow_list);
	mutex_init(&adev->shadow_list_lock);

2520 2521 2522
	INIT_LIST_HEAD(&adev->ring_lru_list);
	spin_lock_init(&adev->ring_lru_list_lock);

2523 2524
	INIT_DELAYED_WORK(&adev->delayed_init_work,
			  amdgpu_device_delayed_init_work_handler);
2525 2526
	INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work,
			  amdgpu_device_delay_enable_gfx_off);
2527

2528 2529
	INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func);

2530
	adev->gfx.gfx_off_req_count = 1;
2531 2532
	adev->pm.ac_power = power_supply_is_system_supplied() > 0 ? true : false;

2533 2534
	/* Registers mapping */
	/* TODO: block userspace mapping of io register */
2535 2536 2537 2538 2539 2540 2541
	if (adev->asic_type >= CHIP_BONAIRE) {
		adev->rmmio_base = pci_resource_start(adev->pdev, 5);
		adev->rmmio_size = pci_resource_len(adev->pdev, 5);
	} else {
		adev->rmmio_base = pci_resource_start(adev->pdev, 2);
		adev->rmmio_size = pci_resource_len(adev->pdev, 2);
	}
2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558

	adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
	if (adev->rmmio == NULL) {
		return -ENOMEM;
	}
	DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
	DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);

	/* io port mapping */
	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
		if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
			adev->rio_mem_size = pci_resource_len(adev->pdev, i);
			adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
			break;
		}
	}
	if (adev->rio_mem == NULL)
2559
		DRM_INFO("PCI I/O BAR is not found.\n");
2560

2561 2562
	amdgpu_device_get_pcie_info(adev);

2563
	/* early init functions */
2564
	r = amdgpu_device_ip_early_init(adev);
2565 2566 2567
	if (r)
		return r;

2568 2569 2570
	/* doorbell bar mapping and doorbell index init*/
	amdgpu_device_doorbell_init(adev);

2571 2572 2573
	/* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
	/* this will fail for cards that aren't VGA class devices, just
	 * ignore it */
2574
	vga_client_register(adev->pdev, adev, NULL, amdgpu_device_vga_set_decode);
2575

2576
	if (amdgpu_device_is_px(ddev))
2577
		runtime = true;
2578 2579 2580
	if (!pci_is_thunderbolt_attached(adev->pdev))
		vga_switcheroo_register_client(adev->pdev,
					       &amdgpu_switcheroo_ops, runtime);
2581 2582 2583
	if (runtime)
		vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);

2584 2585 2586
	if (amdgpu_emu_mode == 1) {
		/* post the asic on emulation mode */
		emu_soc_asic_init(adev);
2587
		goto fence_driver_init;
2588
	}
2589

2590 2591
	/* detect if we are with an SRIOV vbios */
	amdgpu_device_detect_sriov_bios(adev);
2592

2593 2594 2595
	/* check if we need to reset the asic
	 *  E.g., driver was not cleanly unloaded previously, etc.
	 */
2596
	if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) {
2597 2598 2599 2600 2601 2602 2603
		r = amdgpu_asic_reset(adev);
		if (r) {
			dev_err(adev->dev, "asic reset on init failed\n");
			goto failed;
		}
	}

2604
	/* Post card if necessary */
2605
	if (amdgpu_device_need_post(adev)) {
2606
		if (!adev->bios) {
2607
			dev_err(adev->dev, "no vBIOS found\n");
2608 2609
			r = -EINVAL;
			goto failed;
2610
		}
2611
		DRM_INFO("GPU posting now...\n");
2612 2613 2614 2615 2616
		r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
		if (r) {
			dev_err(adev->dev, "gpu post error!\n");
			goto failed;
		}
2617 2618
	}

2619 2620 2621 2622 2623
	if (adev->is_atom_fw) {
		/* Initialize clocks */
		r = amdgpu_atomfirmware_get_clock_info(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
2624
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
2625 2626 2627
			goto failed;
		}
	} else {
2628 2629 2630 2631
		/* Initialize clocks */
		r = amdgpu_atombios_get_clock_info(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
2632
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
2633
			goto failed;
2634 2635
		}
		/* init i2c buses */
2636 2637
		if (!amdgpu_device_has_dc_support(adev))
			amdgpu_atombios_i2c_init(adev);
2638
	}
2639

2640
fence_driver_init:
2641 2642
	/* Fence driver */
	r = amdgpu_fence_driver_init(adev);
2643 2644
	if (r) {
		dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
2645
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
2646
		goto failed;
2647
	}
2648 2649 2650 2651

	/* init the mode config */
	drm_mode_config_init(adev->ddev);

2652
	r = amdgpu_device_ip_init(adev);
2653
	if (r) {
2654 2655 2656 2657 2658 2659
		/* failed in exclusive mode due to timeout */
		if (amdgpu_sriov_vf(adev) &&
		    !amdgpu_sriov_runtime(adev) &&
		    amdgpu_virt_mmio_blocked(adev) &&
		    !amdgpu_virt_wait_reset(adev)) {
			dev_err(adev->dev, "VF exclusive mode timeout\n");
2660 2661 2662
			/* Don't send request since VF is inactive. */
			adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
			adev->virt.ops = NULL;
2663 2664 2665
			r = -EAGAIN;
			goto failed;
		}
2666
		dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
2667
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
2668 2669
		if (amdgpu_virt_request_full_gpu(adev, false))
			amdgpu_virt_release_full_gpu(adev, false);
2670
		goto failed;
2671 2672 2673 2674
	}

	adev->accel_working = true;

2675 2676
	amdgpu_vm_check_compute_bug(adev);

2677 2678 2679 2680 2681 2682 2683 2684
	/* Initialize the buffer migration limit. */
	if (amdgpu_moverate >= 0)
		max_MBps = amdgpu_moverate;
	else
		max_MBps = 8; /* Allow 8 MB/s. */
	/* Get a log2 for easy divisions. */
	adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));

2685 2686
	amdgpu_fbdev_init(adev);

2687 2688 2689
	if (amdgpu_sriov_vf(adev) && amdgim_is_hwperf(adev))
		amdgpu_pm_virt_sysfs_init(adev);

2690 2691 2692 2693
	r = amdgpu_pm_sysfs_init(adev);
	if (r)
		DRM_ERROR("registering pm debugfs failed (%d).\n", r);

2694 2695 2696 2697
	r = amdgpu_ucode_sysfs_init(adev);
	if (r)
		DRM_ERROR("Creating firmware sysfs failed (%d).\n", r);

2698
	r = amdgpu_debugfs_gem_init(adev);
2699
	if (r)
2700 2701 2702
		DRM_ERROR("registering gem debugfs failed (%d).\n", r);

	r = amdgpu_debugfs_regs_init(adev);
2703
	if (r)
2704 2705
		DRM_ERROR("registering register debugfs failed (%d).\n", r);

2706
	r = amdgpu_debugfs_firmware_init(adev);
2707
	if (r)
2708 2709
		DRM_ERROR("registering firmware debugfs failed (%d).\n", r);

2710
	r = amdgpu_debugfs_init(adev);
2711
	if (r)
2712
		DRM_ERROR("Creating debugfs files failed (%d).\n", r);
2713

2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729
	if ((amdgpu_testing & 1)) {
		if (adev->accel_working)
			amdgpu_test_moves(adev);
		else
			DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
	}
	if (amdgpu_benchmarking) {
		if (adev->accel_working)
			amdgpu_benchmark(adev, amdgpu_benchmarking);
		else
			DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
	}

	/* enable clockgating, etc. after ib tests, etc. since some blocks require
	 * explicit gating rather than handling it automatically.
	 */
2730
	r = amdgpu_device_ip_late_init(adev);
2731
	if (r) {
2732
		dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
2733
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
2734
		goto failed;
2735
	}
2736

2737
	/* must succeed. */
2738
	amdgpu_ras_resume(adev);
2739

2740 2741 2742
	queue_delayed_work(system_wq, &adev->delayed_init_work,
			   msecs_to_jiffies(AMDGPU_RESUME_MS));

2743 2744 2745 2746 2747
	r = device_create_file(adev->dev, &dev_attr_pcie_replay_count);
	if (r) {
		dev_err(adev->dev, "Could not create pcie_replay_count");
		return r;
	}
2748

2749
	return 0;
2750 2751

failed:
2752
	amdgpu_vf_error_trans_all(adev);
2753 2754
	if (runtime)
		vga_switcheroo_fini_domain_pm_ops(adev->dev);
2755

2756
	return r;
2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772
}

/**
 * amdgpu_device_fini - tear down the driver
 *
 * @adev: amdgpu_device pointer
 *
 * Tear down the driver info (all asics).
 * Called at driver shutdown.
 */
void amdgpu_device_fini(struct amdgpu_device *adev)
{
	int r;

	DRM_INFO("amdgpu: finishing device.\n");
	adev->shutdown = true;
2773 2774
	/* disable all interrupts */
	amdgpu_irq_disable_all(adev);
2775 2776
	if (adev->mode_info.mode_config_initialized){
		if (!amdgpu_device_has_dc_support(adev))
2777
			drm_helper_force_disable_all(adev->ddev);
2778 2779 2780
		else
			drm_atomic_helper_shutdown(adev->ddev);
	}
2781
	amdgpu_fence_driver_fini(adev);
2782
	amdgpu_pm_sysfs_fini(adev);
2783
	amdgpu_fbdev_fini(adev);
2784
	r = amdgpu_device_ip_fini(adev);
2785 2786 2787 2788
	if (adev->firmware.gpu_info_fw) {
		release_firmware(adev->firmware.gpu_info_fw);
		adev->firmware.gpu_info_fw = NULL;
	}
2789
	adev->accel_working = false;
2790
	cancel_delayed_work_sync(&adev->delayed_init_work);
2791
	/* free i2c buses */
2792 2793
	if (!amdgpu_device_has_dc_support(adev))
		amdgpu_i2c_fini(adev);
2794 2795 2796 2797

	if (amdgpu_emu_mode != 1)
		amdgpu_atombios_fini(adev);

2798 2799
	kfree(adev->bios);
	adev->bios = NULL;
2800 2801
	if (!pci_is_thunderbolt_attached(adev->pdev))
		vga_switcheroo_unregister_client(adev->pdev);
2802 2803
	if (adev->flags & AMD_IS_PX)
		vga_switcheroo_fini_domain_pm_ops(adev->dev);
2804 2805 2806 2807 2808 2809
	vga_client_register(adev->pdev, NULL, NULL, NULL);
	if (adev->rio_mem)
		pci_iounmap(adev->pdev, adev->rio_mem);
	adev->rio_mem = NULL;
	iounmap(adev->rmmio);
	adev->rmmio = NULL;
2810
	amdgpu_device_doorbell_fini(adev);
2811 2812 2813
	if (amdgpu_sriov_vf(adev) && amdgim_is_hwperf(adev))
		amdgpu_pm_virt_sysfs_fini(adev);

2814
	amdgpu_debugfs_regs_cleanup(adev);
2815
	device_remove_file(adev->dev, &dev_attr_pcie_replay_count);
2816
	amdgpu_ucode_sysfs_fini(adev);
2817 2818 2819 2820 2821 2822 2823
}


/*
 * Suspend & resume.
 */
/**
2824
 * amdgpu_device_suspend - initiate device suspend
2825
 *
2826 2827 2828
 * @dev: drm dev pointer
 * @suspend: suspend state
 * @fbcon : notify the fbdev of suspend
2829 2830 2831 2832 2833
 *
 * Puts the hw in the suspend state (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver suspend.
 */
2834
int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
2835 2836 2837 2838
{
	struct amdgpu_device *adev;
	struct drm_crtc *crtc;
	struct drm_connector *connector;
2839
	int r;
2840 2841 2842 2843 2844 2845 2846 2847 2848 2849

	if (dev == NULL || dev->dev_private == NULL) {
		return -ENODEV;
	}

	adev = dev->dev_private;

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

2850
	adev->in_suspend = true;
2851 2852
	drm_kms_helper_poll_disable(dev);

2853 2854 2855
	if (fbcon)
		amdgpu_fbdev_set_suspend(adev, 1);

2856
	cancel_delayed_work_sync(&adev->delayed_init_work);
2857

2858 2859 2860 2861 2862 2863 2864
	if (!amdgpu_device_has_dc_support(adev)) {
		/* turn off display hw */
		drm_modeset_lock_all(dev);
		list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
			drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
		}
		drm_modeset_unlock_all(dev);
2865 2866 2867 2868 2869 2870
			/* unpin the front buffers and cursors */
		list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
			struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
			struct drm_framebuffer *fb = crtc->primary->fb;
			struct amdgpu_bo *robj;

2871
			if (amdgpu_crtc->cursor_bo && !adev->enable_virtual_display) {
2872 2873 2874 2875 2876 2877
				struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
				r = amdgpu_bo_reserve(aobj, true);
				if (r == 0) {
					amdgpu_bo_unpin(aobj);
					amdgpu_bo_unreserve(aobj);
				}
2878 2879
			}

2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890
			if (fb == NULL || fb->obj[0] == NULL) {
				continue;
			}
			robj = gem_to_amdgpu_bo(fb->obj[0]);
			/* don't unpin kernel fb objects */
			if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
				r = amdgpu_bo_reserve(robj, true);
				if (r == 0) {
					amdgpu_bo_unpin(robj);
					amdgpu_bo_unreserve(robj);
				}
2891 2892 2893
			}
		}
	}
2894 2895 2896

	amdgpu_amdkfd_suspend(adev);

2897 2898
	amdgpu_ras_suspend(adev);

2899 2900
	r = amdgpu_device_ip_suspend_phase1(adev);

2901 2902 2903
	/* evict vram memory */
	amdgpu_bo_evict_vram(adev);

2904
	amdgpu_fence_driver_suspend(adev);
2905

2906
	r = amdgpu_device_ip_suspend_phase2(adev);
2907

2908 2909 2910 2911
	/* evict remaining vram memory
	 * This second call to evict vram is to evict the gart page table
	 * using the CPU.
	 */
2912 2913 2914 2915 2916 2917 2918
	amdgpu_bo_evict_vram(adev);

	pci_save_state(dev->pdev);
	if (suspend) {
		/* Shut down the device */
		pci_disable_device(dev->pdev);
		pci_set_power_state(dev->pdev, PCI_D3hot);
2919 2920 2921 2922
	} else {
		r = amdgpu_asic_reset(adev);
		if (r)
			DRM_ERROR("amdgpu asic reset failed\n");
2923 2924 2925 2926 2927 2928
	}

	return 0;
}

/**
2929
 * amdgpu_device_resume - initiate device resume
2930
 *
2931 2932 2933
 * @dev: drm dev pointer
 * @resume: resume state
 * @fbcon : notify the fbdev of resume
2934 2935 2936 2937 2938
 *
 * Bring the hw back to operating state (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver resume.
 */
2939
int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
2940 2941 2942
{
	struct drm_connector *connector;
	struct amdgpu_device *adev = dev->dev_private;
2943
	struct drm_crtc *crtc;
2944
	int r = 0;
2945 2946 2947 2948 2949 2950 2951

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

	if (resume) {
		pci_set_power_state(dev->pdev, PCI_D0);
		pci_restore_state(dev->pdev);
2952
		r = pci_enable_device(dev->pdev);
2953
		if (r)
2954
			return r;
2955 2956 2957
	}

	/* post card */
2958
	if (amdgpu_device_need_post(adev)) {
2959 2960 2961 2962
		r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
		if (r)
			DRM_ERROR("amdgpu asic init failed\n");
	}
2963

2964
	r = amdgpu_device_ip_resume(adev);
2965
	if (r) {
2966
		DRM_ERROR("amdgpu_device_ip_resume failed (%d).\n", r);
2967
		return r;
2968
	}
2969 2970
	amdgpu_fence_driver_resume(adev);

2971

2972
	r = amdgpu_device_ip_late_init(adev);
2973
	if (r)
2974
		return r;
2975

2976 2977 2978
	queue_delayed_work(system_wq, &adev->delayed_init_work,
			   msecs_to_jiffies(AMDGPU_RESUME_MS));

2979 2980 2981 2982 2983
	if (!amdgpu_device_has_dc_support(adev)) {
		/* pin cursors */
		list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
			struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);

2984
			if (amdgpu_crtc->cursor_bo && !adev->enable_virtual_display) {
2985 2986 2987 2988 2989 2990 2991 2992 2993
				struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
				r = amdgpu_bo_reserve(aobj, true);
				if (r == 0) {
					r = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM);
					if (r != 0)
						DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
					amdgpu_crtc->cursor_addr = amdgpu_bo_gpu_offset(aobj);
					amdgpu_bo_unreserve(aobj);
				}
2994 2995 2996
			}
		}
	}
2997 2998 2999
	r = amdgpu_amdkfd_resume(adev);
	if (r)
		return r;
3000

3001
	/* Make sure IB tests flushed */
3002
	flush_delayed_work(&adev->delayed_init_work);
3003

3004 3005
	/* blat the mode back in */
	if (fbcon) {
3006 3007 3008 3009 3010 3011 3012 3013 3014 3015
		if (!amdgpu_device_has_dc_support(adev)) {
			/* pre DCE11 */
			drm_helper_resume_force_mode(dev);

			/* turn on display hw */
			drm_modeset_lock_all(dev);
			list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
				drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
			}
			drm_modeset_unlock_all(dev);
3016
		}
3017
		amdgpu_fbdev_set_suspend(adev, 0);
3018 3019 3020
	}

	drm_kms_helper_poll_enable(dev);
3021

3022 3023
	amdgpu_ras_resume(adev);

3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035
	/*
	 * Most of the connector probing functions try to acquire runtime pm
	 * refs to ensure that the GPU is powered on when connector polling is
	 * performed. Since we're calling this from a runtime PM callback,
	 * trying to acquire rpm refs will cause us to deadlock.
	 *
	 * Since we're guaranteed to be holding the rpm lock, it's safe to
	 * temporarily disable the rpm helpers so this doesn't deadlock us.
	 */
#ifdef CONFIG_PM
	dev->dev->power.disable_depth++;
#endif
3036 3037 3038 3039
	if (!amdgpu_device_has_dc_support(adev))
		drm_helper_hpd_irq_event(dev);
	else
		drm_kms_helper_hotplug_event(dev);
3040 3041 3042
#ifdef CONFIG_PM
	dev->dev->power.disable_depth--;
#endif
3043 3044
	adev->in_suspend = false;

3045
	return 0;
3046 3047
}

3048 3049 3050 3051 3052 3053 3054 3055 3056 3057
/**
 * amdgpu_device_ip_check_soft_reset - did soft reset succeed
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and
 * the check_soft_reset callbacks are run.  check_soft_reset determines
 * if the asic is still hung or not.
 * Returns true if any of the IPs are still in a hung state, false if not.
 */
3058
static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
3059 3060 3061 3062
{
	int i;
	bool asic_hang = false;

3063 3064 3065
	if (amdgpu_sriov_vf(adev))
		return true;

3066 3067 3068
	if (amdgpu_asic_need_full_reset(adev))
		return true;

3069
	for (i = 0; i < adev->num_ip_blocks; i++) {
3070
		if (!adev->ip_blocks[i].status.valid)
3071
			continue;
3072 3073 3074 3075 3076
		if (adev->ip_blocks[i].version->funcs->check_soft_reset)
			adev->ip_blocks[i].status.hang =
				adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
		if (adev->ip_blocks[i].status.hang) {
			DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
3077 3078 3079 3080 3081 3082
			asic_hang = true;
		}
	}
	return asic_hang;
}

3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093
/**
 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * pre_soft_reset callbacks are run if the block is hung.  pre_soft_reset
 * handles any IP specific hardware or software state changes that are
 * necessary for a soft reset to succeed.
 * Returns 0 on success, negative error code on failure.
 */
3094
static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
3095 3096 3097 3098
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
3099
		if (!adev->ip_blocks[i].status.valid)
3100
			continue;
3101 3102 3103
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->pre_soft_reset) {
			r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
3104 3105 3106 3107 3108 3109 3110 3111
			if (r)
				return r;
		}
	}

	return 0;
}

3112 3113 3114 3115 3116 3117 3118 3119 3120
/**
 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
 *
 * @adev: amdgpu_device pointer
 *
 * Some hardware IPs cannot be soft reset.  If they are hung, a full gpu
 * reset is necessary to recover.
 * Returns true if a full asic reset is required, false if not.
 */
3121
static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
3122
{
3123 3124
	int i;

3125 3126 3127
	if (amdgpu_asic_need_full_reset(adev))
		return true;

3128
	for (i = 0; i < adev->num_ip_blocks; i++) {
3129
		if (!adev->ip_blocks[i].status.valid)
3130
			continue;
3131 3132 3133
		if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
3134 3135
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
3136
			if (adev->ip_blocks[i].status.hang) {
3137 3138 3139 3140
				DRM_INFO("Some block need full reset!\n");
				return true;
			}
		}
3141 3142 3143 3144
	}
	return false;
}

3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155
/**
 * amdgpu_device_ip_soft_reset - do a soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * soft_reset callbacks are run if the block is hung.  soft_reset handles any
 * IP specific hardware or software state changes that are necessary to soft
 * reset the IP.
 * Returns 0 on success, negative error code on failure.
 */
3156
static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
3157 3158 3159 3160
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
3161
		if (!adev->ip_blocks[i].status.valid)
3162
			continue;
3163 3164 3165
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->soft_reset) {
			r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
3166 3167 3168 3169 3170 3171 3172 3173
			if (r)
				return r;
		}
	}

	return 0;
}

3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184
/**
 * amdgpu_device_ip_post_soft_reset - clean up from soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * post_soft_reset callbacks are run if the asic was hung.  post_soft_reset
 * handles any IP specific hardware or software state changes that are
 * necessary after the IP has been soft reset.
 * Returns 0 on success, negative error code on failure.
 */
3185
static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
3186 3187 3188 3189
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
3190
		if (!adev->ip_blocks[i].status.valid)
3191
			continue;
3192 3193 3194
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->post_soft_reset)
			r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
3195 3196 3197 3198 3199 3200 3201
		if (r)
			return r;
	}

	return 0;
}

3202
/**
3203
 * amdgpu_device_recover_vram - Recover some VRAM contents
3204 3205 3206 3207 3208 3209
 *
 * @adev: amdgpu_device pointer
 *
 * Restores the contents of VRAM buffers from the shadows in GTT.  Used to
 * restore things like GPUVM page tables after a GPU reset where
 * the contents of VRAM might be lost.
3210 3211 3212
 *
 * Returns:
 * 0 on success, negative error code on failure.
3213
 */
3214
static int amdgpu_device_recover_vram(struct amdgpu_device *adev)
3215 3216
{
	struct dma_fence *fence = NULL, *next = NULL;
3217 3218
	struct amdgpu_bo *shadow;
	long r = 1, tmo;
3219 3220

	if (amdgpu_sriov_runtime(adev))
3221
		tmo = msecs_to_jiffies(8000);
3222 3223 3224 3225 3226
	else
		tmo = msecs_to_jiffies(100);

	DRM_INFO("recover vram bo from shadow start\n");
	mutex_lock(&adev->shadow_list_lock);
3227 3228 3229 3230
	list_for_each_entry(shadow, &adev->shadow_list, shadow_list) {

		/* No need to recover an evicted BO */
		if (shadow->tbo.mem.mem_type != TTM_PL_TT ||
3231
		    shadow->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET ||
3232 3233 3234 3235 3236 3237 3238
		    shadow->parent->tbo.mem.mem_type != TTM_PL_VRAM)
			continue;

		r = amdgpu_bo_restore_shadow(shadow, &next);
		if (r)
			break;

3239
		if (fence) {
3240
			tmo = dma_fence_wait_timeout(fence, false, tmo);
3241 3242
			dma_fence_put(fence);
			fence = next;
3243 3244
			if (tmo == 0) {
				r = -ETIMEDOUT;
3245
				break;
3246 3247 3248 3249
			} else if (tmo < 0) {
				r = tmo;
				break;
			}
3250 3251
		} else {
			fence = next;
3252 3253 3254 3255
		}
	}
	mutex_unlock(&adev->shadow_list_lock);

3256 3257
	if (fence)
		tmo = dma_fence_wait_timeout(fence, false, tmo);
3258 3259
	dma_fence_put(fence);

3260 3261
	if (r < 0 || tmo <= 0) {
		DRM_ERROR("recover vram bo from shadow failed, r is %ld, tmo is %ld\n", r, tmo);
3262 3263
		return -EIO;
	}
3264

3265 3266
	DRM_INFO("recover vram bo from shadow done\n");
	return 0;
3267 3268
}

3269

3270
/**
3271
 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
3272 3273
 *
 * @adev: amdgpu device pointer
3274
 * @from_hypervisor: request from hypervisor
3275 3276
 *
 * do VF FLR and reinitialize Asic
3277
 * return 0 means succeeded otherwise failed
3278 3279 3280
 */
static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
				     bool from_hypervisor)
3281 3282 3283 3284 3285 3286 3287 3288 3289
{
	int r;

	if (from_hypervisor)
		r = amdgpu_virt_request_full_gpu(adev, true);
	else
		r = amdgpu_virt_reset_gpu(adev);
	if (r)
		return r;
3290

3291 3292
	amdgpu_amdkfd_pre_reset(adev);

3293
	/* Resume IP prior to SMC */
3294
	r = amdgpu_device_ip_reinit_early_sriov(adev);
3295 3296
	if (r)
		goto error;
3297 3298

	/* we need recover gart prior to run SMC/CP/SDMA resume */
3299
	amdgpu_gtt_mgr_recover(&adev->mman.bdev.man[TTM_PL_TT]);
3300

3301 3302 3303 3304
	r = amdgpu_device_fw_loading(adev);
	if (r)
		return r;

3305
	/* now we are okay to resume SMC/CP/SDMA */
3306
	r = amdgpu_device_ip_reinit_late_sriov(adev);
3307 3308
	if (r)
		goto error;
3309 3310

	amdgpu_irq_gpu_reset_resume_helper(adev);
3311
	r = amdgpu_ib_ring_tests(adev);
3312
	amdgpu_amdkfd_post_reset(adev);
3313

3314
error:
3315
	amdgpu_virt_init_data_exchange(adev);
3316
	amdgpu_virt_release_full_gpu(adev, true);
3317 3318
	if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
		atomic_inc(&adev->vram_lost_counter);
3319
		r = amdgpu_device_recover_vram(adev);
3320 3321 3322 3323 3324
	}

	return r;
}

3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339
/**
 * amdgpu_device_should_recover_gpu - check if we should try GPU recovery
 *
 * @adev: amdgpu device pointer
 *
 * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover
 * a hung GPU.
 */
bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev)
{
	if (!amdgpu_device_ip_check_soft_reset(adev)) {
		DRM_INFO("Timeout, but no hardware hang detected.\n");
		return false;
	}

3340 3341 3342 3343 3344 3345 3346 3347
	if (amdgpu_gpu_recovery == 0)
		goto disabled;

	if (amdgpu_sriov_vf(adev))
		return true;

	if (amdgpu_gpu_recovery == -1) {
		switch (adev->asic_type) {
3348 3349
		case CHIP_BONAIRE:
		case CHIP_HAWAII:
3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363
		case CHIP_TOPAZ:
		case CHIP_TONGA:
		case CHIP_FIJI:
		case CHIP_POLARIS10:
		case CHIP_POLARIS11:
		case CHIP_POLARIS12:
		case CHIP_VEGAM:
		case CHIP_VEGA20:
		case CHIP_VEGA10:
		case CHIP_VEGA12:
			break;
		default:
			goto disabled;
		}
3364 3365 3366
	}

	return true;
3367 3368 3369 3370

disabled:
		DRM_INFO("GPU recovery disabled.\n");
		return false;
3371 3372
}

3373

3374 3375 3376 3377 3378 3379
static int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
					struct amdgpu_job *job,
					bool *need_full_reset_arg)
{
	int i, r = 0;
	bool need_full_reset  = *need_full_reset_arg;
3380 3381

	/* block all schedulers and reset given job's ring */
3382 3383 3384
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

3385
		if (!ring || !ring->sched.thread)
3386
			continue;
3387

3388 3389
		/* after all hw jobs are reset, hw fence is meaningless, so force_completion */
		amdgpu_fence_driver_force_completion(ring);
3390
	}
3391

3392 3393 3394
	if(job)
		drm_sched_increase_karma(&job->base);

3395
	/* Don't suspend on bare metal if we are not going to HW reset the ASIC */
3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433
	if (!amdgpu_sriov_vf(adev)) {

		if (!need_full_reset)
			need_full_reset = amdgpu_device_ip_need_full_reset(adev);

		if (!need_full_reset) {
			amdgpu_device_ip_pre_soft_reset(adev);
			r = amdgpu_device_ip_soft_reset(adev);
			amdgpu_device_ip_post_soft_reset(adev);
			if (r || amdgpu_device_ip_check_soft_reset(adev)) {
				DRM_INFO("soft reset failed, will fallback to full reset!\n");
				need_full_reset = true;
			}
		}

		if (need_full_reset)
			r = amdgpu_device_ip_suspend(adev);

		*need_full_reset_arg = need_full_reset;
	}

	return r;
}

static int amdgpu_do_asic_reset(struct amdgpu_hive_info *hive,
			       struct list_head *device_list_handle,
			       bool *need_full_reset_arg)
{
	struct amdgpu_device *tmp_adev = NULL;
	bool need_full_reset = *need_full_reset_arg, vram_lost = false;
	int r = 0;

	/*
	 * ASIC reset has to be done on all HGMI hive nodes ASAP
	 * to allow proper links negotiation in FW (within 1 sec)
	 */
	if (need_full_reset) {
		list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) {
3434 3435 3436 3437 3438 3439 3440 3441
			/* For XGMI run all resets in parallel to speed up the process */
			if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
				if (!queue_work(system_highpri_wq, &tmp_adev->xgmi_reset_work))
					r = -EALREADY;
			} else
				r = amdgpu_asic_reset(tmp_adev);

			if (r) {
Evan Quan's avatar
Evan Quan committed
3442
				DRM_ERROR("ASIC reset failed with error, %d for drm dev, %s",
3443
					 r, tmp_adev->ddev->unique);
3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458
				break;
			}
		}

		/* For XGMI wait for all PSP resets to complete before proceed */
		if (!r) {
			list_for_each_entry(tmp_adev, device_list_handle,
					    gmc.xgmi.head) {
				if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
					flush_work(&tmp_adev->xgmi_reset_work);
					r = tmp_adev->asic_reset_res;
					if (r)
						break;
				}
			}
3459 3460 3461 3462 3463

			list_for_each_entry(tmp_adev, device_list_handle,
					gmc.xgmi.head) {
				amdgpu_ras_reserve_bad_pages(tmp_adev);
			}
3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481
		}
	}


	list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) {
		if (need_full_reset) {
			/* post card */
			if (amdgpu_atom_asic_init(tmp_adev->mode_info.atom_context))
				DRM_WARN("asic atom init failed!");

			if (!r) {
				dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n");
				r = amdgpu_device_ip_resume_phase1(tmp_adev);
				if (r)
					goto out;

				vram_lost = amdgpu_device_check_vram_lost(tmp_adev);
				if (vram_lost) {
3482
					DRM_INFO("VRAM is lost due to GPU reset!\n");
3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501
					atomic_inc(&tmp_adev->vram_lost_counter);
				}

				r = amdgpu_gtt_mgr_recover(
					&tmp_adev->mman.bdev.man[TTM_PL_TT]);
				if (r)
					goto out;

				r = amdgpu_device_fw_loading(tmp_adev);
				if (r)
					return r;

				r = amdgpu_device_ip_resume_phase2(tmp_adev);
				if (r)
					goto out;

				if (vram_lost)
					amdgpu_device_fill_reset_magic(tmp_adev);

3502 3503 3504 3505
				r = amdgpu_device_ip_late_init(tmp_adev);
				if (r)
					goto out;

3506
				/* must succeed. */
3507
				amdgpu_ras_resume(tmp_adev);
3508

3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539
				/* Update PSP FW topology after reset */
				if (hive && tmp_adev->gmc.xgmi.num_physical_nodes > 1)
					r = amdgpu_xgmi_update_topology(hive, tmp_adev);
			}
		}


out:
		if (!r) {
			amdgpu_irq_gpu_reset_resume_helper(tmp_adev);
			r = amdgpu_ib_ring_tests(tmp_adev);
			if (r) {
				dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r);
				r = amdgpu_device_ip_suspend(tmp_adev);
				need_full_reset = true;
				r = -EAGAIN;
				goto end;
			}
		}

		if (!r)
			r = amdgpu_device_recover_vram(tmp_adev);
		else
			tmp_adev->asic_reset_res = r;
	}

end:
	*need_full_reset_arg = need_full_reset;
	return r;
}

3540
static bool amdgpu_device_lock_adev(struct amdgpu_device *adev, bool trylock)
3541
{
3542 3543 3544 3545 3546
	if (trylock) {
		if (!mutex_trylock(&adev->lock_reset))
			return false;
	} else
		mutex_lock(&adev->lock_reset);
3547

3548 3549
	atomic_inc(&adev->gpu_reset_counter);
	adev->in_gpu_reset = 1;
3550 3551 3552
	/* Block kfd: SRIOV would do it separately */
	if (!amdgpu_sriov_vf(adev))
                amdgpu_amdkfd_pre_reset(adev);
3553 3554

	return true;
3555
}
3556

3557 3558
static void amdgpu_device_unlock_adev(struct amdgpu_device *adev)
{
3559 3560 3561
	/*unlock kfd: SRIOV would do it separately */
	if (!amdgpu_sriov_vf(adev))
                amdgpu_amdkfd_post_reset(adev);
3562
	amdgpu_vf_error_trans_all(adev);
3563 3564
	adev->in_gpu_reset = 0;
	mutex_unlock(&adev->lock_reset);
3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581
}


/**
 * amdgpu_device_gpu_recover - reset the asic and recover scheduler
 *
 * @adev: amdgpu device pointer
 * @job: which job trigger hang
 *
 * Attempt to reset the GPU if it has hung (all asics).
 * Attempt to do soft-reset or full-reset and reinitialize Asic
 * Returns 0 for success or an error on failure.
 */

int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
			      struct amdgpu_job *job)
{
3582 3583
	struct list_head device_list, *device_list_handle =  NULL;
	bool need_full_reset, job_signaled;
3584 3585
	struct amdgpu_hive_info *hive = NULL;
	struct amdgpu_device *tmp_adev = NULL;
3586
	int i, r = 0;
3587

3588
	need_full_reset = job_signaled = false;
3589 3590 3591 3592
	INIT_LIST_HEAD(&device_list);

	dev_info(adev->dev, "GPU reset begin!\n");

3593
	cancel_delayed_work_sync(&adev->delayed_init_work);
3594

3595 3596
	hive = amdgpu_get_xgmi_hive(adev, false);

3597
	/*
3598 3599 3600 3601 3602
	 * Here we trylock to avoid chain of resets executing from
	 * either trigger by jobs on different adevs in XGMI hive or jobs on
	 * different schedulers for same device while this TO handler is running.
	 * We always reset all schedulers for device and all devices for XGMI
	 * hive so that should take care of them too.
3603
	 */
3604 3605 3606 3607

	if (hive && !mutex_trylock(&hive->reset_lock)) {
		DRM_INFO("Bailing on TDR for s_job:%llx, hive: %llx as another already in progress",
			 job->base.id, hive->hive_id);
3608
		return 0;
3609
	}
3610 3611

	/* Start with adev pre asic reset first for soft reset check.*/
3612 3613 3614 3615
	if (!amdgpu_device_lock_adev(adev, !hive)) {
		DRM_INFO("Bailing on TDR for s_job:%llx, as another already in progress",
					 job->base.id);
		return 0;
3616 3617 3618
	}

	/* Build list of devices to reset */
3619
	if  (adev->gmc.xgmi.num_physical_nodes > 1) {
3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635
		if (!hive) {
			amdgpu_device_unlock_adev(adev);
			return -ENODEV;
		}

		/*
		 * In case we are in XGMI hive mode device reset is done for all the
		 * nodes in the hive to retrain all XGMI links and hence the reset
		 * sequence is executed in loop on all nodes.
		 */
		device_list_handle = &hive->device_list;
	} else {
		list_add_tail(&adev->gmc.xgmi.head, &device_list);
		device_list_handle = &device_list;
	}

3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678
	/* block all schedulers and reset given job's ring */
	list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) {
		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
			struct amdgpu_ring *ring = tmp_adev->rings[i];

			if (!ring || !ring->sched.thread)
				continue;

			drm_sched_stop(&ring->sched, &job->base);
		}
	}


	/*
	 * Must check guilty signal here since after this point all old
	 * HW fences are force signaled.
	 *
	 * job->base holds a reference to parent fence
	 */
	if (job && job->base.s_fence->parent &&
	    dma_fence_is_signaled(job->base.s_fence->parent))
		job_signaled = true;

	if (!amdgpu_device_ip_need_full_reset(adev))
		device_list_handle = &device_list;

	if (job_signaled) {
		dev_info(adev->dev, "Guilty job already signaled, skipping HW reset");
		goto skip_hw_reset;
	}


	/* Guilty job will be freed after this*/
	r = amdgpu_device_pre_asic_reset(adev,
					 job,
					 &need_full_reset);
	if (r) {
		/*TODO Should we stop ?*/
		DRM_ERROR("GPU pre asic reset failed with err, %d for drm dev, %s ",
			  r, adev->ddev->unique);
		adev->asic_reset_res = r;
	}

3679 3680 3681 3682 3683 3684
retry:	/* Rest of adevs pre asic reset from XGMI hive. */
	list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) {

		if (tmp_adev == adev)
			continue;

3685
		amdgpu_device_lock_adev(tmp_adev, false);
3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708
		r = amdgpu_device_pre_asic_reset(tmp_adev,
						 NULL,
						 &need_full_reset);
		/*TODO Should we stop ?*/
		if (r) {
			DRM_ERROR("GPU pre asic reset failed with err, %d for drm dev, %s ",
				  r, tmp_adev->ddev->unique);
			tmp_adev->asic_reset_res = r;
		}
	}

	/* Actual ASIC resets if needed.*/
	/* TODO Implement XGMI hive reset logic for SRIOV */
	if (amdgpu_sriov_vf(adev)) {
		r = amdgpu_device_reset_sriov(adev, job ? false : true);
		if (r)
			adev->asic_reset_res = r;
	} else {
		r  = amdgpu_do_asic_reset(hive, device_list_handle, &need_full_reset);
		if (r && r == -EAGAIN)
			goto retry;
	}

3709 3710
skip_hw_reset:

3711 3712
	/* Post ASIC reset for all devs .*/
	list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) {
3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730
		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
			struct amdgpu_ring *ring = tmp_adev->rings[i];

			if (!ring || !ring->sched.thread)
				continue;

			/* No point to resubmit jobs if we didn't HW reset*/
			if (!tmp_adev->asic_reset_res && !job_signaled)
				drm_sched_resubmit_jobs(&ring->sched);

			drm_sched_start(&ring->sched, !tmp_adev->asic_reset_res);
		}

		if (!amdgpu_device_has_dc_support(tmp_adev) && !job_signaled) {
			drm_helper_resume_force_mode(tmp_adev->ddev);
		}

		tmp_adev->asic_reset_res = 0;
3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742

		if (r) {
			/* bad news, how to tell it to userspace ? */
			dev_info(tmp_adev->dev, "GPU reset(%d) failed\n", atomic_read(&adev->gpu_reset_counter));
			amdgpu_vf_error_put(tmp_adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
		} else {
			dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", atomic_read(&adev->gpu_reset_counter));
		}

		amdgpu_device_unlock_adev(tmp_adev);
	}

3743
	if (hive)
3744
		mutex_unlock(&hive->reset_lock);
3745 3746 3747

	if (r)
		dev_info(adev->dev, "GPU reset end with ret = %d\n", r);
3748 3749 3750
	return r;
}

3751 3752 3753 3754 3755 3756 3757 3758 3759
/**
 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
 *
 * @adev: amdgpu_device pointer
 *
 * Fetchs and stores in the driver the PCIE capabilities (gen speed
 * and lanes) of the slot the device is in. Handles APUs and
 * virtualized environments where PCIE config space may not be available.
 */
3760
static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
3761
{
3762
	struct pci_dev *pdev;
3763 3764
	enum pci_bus_speed speed_cap, platform_speed_cap;
	enum pcie_link_width platform_link_width;
3765

3766 3767
	if (amdgpu_pcie_gen_cap)
		adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
3768

3769 3770
	if (amdgpu_pcie_lane_cap)
		adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
3771

3772 3773 3774 3775 3776 3777
	/* covers APUs as well */
	if (pci_is_root_bus(adev->pdev->bus)) {
		if (adev->pm.pcie_gen_mask == 0)
			adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
		if (adev->pm.pcie_mlw_mask == 0)
			adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
3778
		return;
3779
	}
3780

3781 3782 3783
	if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask)
		return;

3784 3785
	pcie_bandwidth_available(adev->pdev, NULL,
				 &platform_speed_cap, &platform_link_width);
3786

3787
	if (adev->pm.pcie_gen_mask == 0) {
3788 3789 3790 3791 3792
		/* asic caps */
		pdev = adev->pdev;
		speed_cap = pcie_get_speed_cap(pdev);
		if (speed_cap == PCI_SPEED_UNKNOWN) {
			adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
3793 3794 3795
						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
		} else {
3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811
			if (speed_cap == PCIE_SPEED_16_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4);
			else if (speed_cap == PCIE_SPEED_8_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
			else if (speed_cap == PCIE_SPEED_5_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2);
			else
				adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1;
		}
		/* platform caps */
3812
		if (platform_speed_cap == PCI_SPEED_UNKNOWN) {
3813 3814 3815
			adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
						   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
		} else {
3816
			if (platform_speed_cap == PCIE_SPEED_16_0GT)
3817 3818 3819 3820
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4);
3821
			else if (platform_speed_cap == PCIE_SPEED_8_0GT)
3822 3823 3824
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3);
3825
			else if (platform_speed_cap == PCIE_SPEED_5_0GT)
3826 3827 3828 3829 3830
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
			else
				adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;

3831 3832 3833
		}
	}
	if (adev->pm.pcie_mlw_mask == 0) {
3834
		if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) {
3835 3836
			adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK;
		} else {
3837
			switch (platform_link_width) {
3838
			case PCIE_LNK_X32:
3839 3840 3841 3842 3843 3844 3845 3846
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
3847
			case PCIE_LNK_X16:
3848 3849 3850 3851 3852 3853 3854
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
3855
			case PCIE_LNK_X12:
3856 3857 3858 3859 3860 3861
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
3862
			case PCIE_LNK_X8:
3863 3864 3865 3866 3867
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
3868
			case PCIE_LNK_X4:
3869 3870 3871 3872
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
3873
			case PCIE_LNK_X2:
3874 3875 3876
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
3877
			case PCIE_LNK_X1:
3878 3879 3880 3881 3882
				adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
				break;
			default:
				break;
			}
3883 3884 3885
		}
	}
}
3886