kvmgt.c 49.2 KB
Newer Older
1 2 3
/*
 * KVMGT - the implementation of Intel mediated pass-through framework for KVM
 *
4
 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 *
 * Authors:
 *    Kevin Tian <kevin.tian@intel.com>
 *    Jike Song <jike.song@intel.com>
 *    Xiaoguang Chen <xiaoguang.chen@intel.com>
29 30 31 32 33
 *    Eddie Dong <eddie.dong@intel.com>
 *
 * Contributors:
 *    Niu Bing <bing.niu@intel.com>
 *    Zhi Wang <zhi.a.wang@intel.com>
34 35 36 37 38
 */

#include <linux/init.h>
#include <linux/device.h>
#include <linux/mm.h>
39
#include <linux/kthread.h>
40
#include <linux/sched/mm.h>
41 42 43 44 45 46
#include <linux/types.h>
#include <linux/list.h>
#include <linux/rbtree.h>
#include <linux/spinlock.h>
#include <linux/eventfd.h>
#include <linux/uuid.h>
47
#include <linux/mdev.h>
48
#include <linux/debugfs.h>
49

50 51
#include <linux/nospec.h>

52 53
#include <drm/drm_edid.h>

54
#include "i915_drv.h"
55
#include "intel_gvt.h"
56 57
#include "gvt.h"

58 59 60
MODULE_IMPORT_NS(DMA_BUF);
MODULE_IMPORT_NS(I915_GVT);

61 62 63 64 65 66
/* helper macros copied from vfio-pci */
#define VFIO_PCI_OFFSET_SHIFT   40
#define VFIO_PCI_OFFSET_TO_INDEX(off)   (off >> VFIO_PCI_OFFSET_SHIFT)
#define VFIO_PCI_INDEX_TO_OFFSET(index) ((u64)(index) << VFIO_PCI_OFFSET_SHIFT)
#define VFIO_PCI_OFFSET_MASK    (((u64)(1) << VFIO_PCI_OFFSET_SHIFT) - 1)

67 68
#define EDID_BLOB_OFFSET (PAGE_SIZE/2)

69 70 71 72 73 74 75 76 77 78
#define OPREGION_SIGNATURE "IntelGraphicsMem"

struct vfio_region;
struct intel_vgpu_regops {
	size_t (*rw)(struct intel_vgpu *vgpu, char *buf,
			size_t count, loff_t *ppos, bool iswrite);
	void (*release)(struct intel_vgpu *vgpu,
			struct vfio_region *region);
};

79 80 81 82 83
struct vfio_region {
	u32				type;
	u32				subtype;
	size_t				size;
	u32				flags;
84 85
	const struct intel_vgpu_regops	*ops;
	void				*data;
86 87
};

88 89 90 91 92
struct vfio_edid_region {
	struct vfio_region_gfx_edid vfio_edid_regs;
	void *edid_blob;
};

93 94 95 96 97 98
struct kvmgt_pgfn {
	gfn_t gfn;
	struct hlist_node hnode;
};

struct gvt_dma {
99 100 101
	struct intel_vgpu *vgpu;
	struct rb_node gfn_node;
	struct rb_node dma_addr_node;
102
	gfn_t gfn;
103
	dma_addr_t dma_addr;
104
	unsigned long size;
105
	struct kref ref;
106 107
};

108 109 110
#define vfio_dev_to_vgpu(vfio_dev) \
	container_of((vfio_dev), struct intel_vgpu, vfio_device)

111 112 113 114 115 116 117
static void kvmgt_page_track_write(struct kvm_vcpu *vcpu, gpa_t gpa,
		const u8 *val, int len,
		struct kvm_page_track_notifier_node *node);
static void kvmgt_page_track_flush_slot(struct kvm *kvm,
		struct kvm_memory_slot *slot,
		struct kvm_page_track_notifier_node *node);

118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
static ssize_t available_instances_show(struct mdev_type *mtype,
					struct mdev_type_attribute *attr,
					char *buf)
{
	struct intel_vgpu_type *type;
	unsigned int num = 0;
	struct intel_gvt *gvt = kdev_to_i915(mtype_get_parent_dev(mtype))->gvt;

	type = &gvt->types[mtype_get_type_group_id(mtype)];
	if (!type)
		num = 0;
	else
		num = type->avail_instance;

	return sprintf(buf, "%u\n", num);
}

static ssize_t device_api_show(struct mdev_type *mtype,
			       struct mdev_type_attribute *attr, char *buf)
{
	return sprintf(buf, "%s\n", VFIO_DEVICE_API_PCI_STRING);
}

static ssize_t description_show(struct mdev_type *mtype,
				struct mdev_type_attribute *attr, char *buf)
{
	struct intel_vgpu_type *type;
	struct intel_gvt *gvt = kdev_to_i915(mtype_get_parent_dev(mtype))->gvt;

	type = &gvt->types[mtype_get_type_group_id(mtype)];
	if (!type)
		return 0;

	return sprintf(buf, "low_gm_size: %dMB\nhigh_gm_size: %dMB\n"
		       "fence: %d\nresolution: %s\n"
		       "weight: %d\n",
		       BYTES_TO_MB(type->low_gm_size),
		       BYTES_TO_MB(type->high_gm_size),
		       type->fence, vgpu_edid_str(type->resolution),
		       type->weight);
}

160 161 162 163 164 165 166 167 168 169 170 171 172
static ssize_t name_show(struct mdev_type *mtype,
			 struct mdev_type_attribute *attr, char *buf)
{
	struct intel_vgpu_type *type;
	struct intel_gvt *gvt = kdev_to_i915(mtype_get_parent_dev(mtype))->gvt;

	type = &gvt->types[mtype_get_type_group_id(mtype)];
	if (!type)
		return 0;

	return sprintf(buf, "%s\n", type->name);
}

173 174 175
static MDEV_TYPE_ATTR_RO(available_instances);
static MDEV_TYPE_ATTR_RO(device_api);
static MDEV_TYPE_ATTR_RO(description);
176
static MDEV_TYPE_ATTR_RO(name);
177 178 179 180 181

static struct attribute *gvt_type_attrs[] = {
	&mdev_type_attr_available_instances.attr,
	&mdev_type_attr_device_api.attr,
	&mdev_type_attr_description.attr,
182
	&mdev_type_attr_name.attr,
183 184 185 186 187 188 189
	NULL,
};

static struct attribute_group *gvt_vgpu_type_groups[] = {
	[0 ... NR_MAX_INTEL_VGPU_TYPES - 1] = NULL,
};

190
static int intel_gvt_init_vgpu_type_groups(struct intel_gvt *gvt)
191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218
{
	int i, j;
	struct intel_vgpu_type *type;
	struct attribute_group *group;

	for (i = 0; i < gvt->num_types; i++) {
		type = &gvt->types[i];

		group = kzalloc(sizeof(struct attribute_group), GFP_KERNEL);
		if (!group)
			goto unwind;

		group->name = type->name;
		group->attrs = gvt_type_attrs;
		gvt_vgpu_type_groups[i] = group;
	}

	return 0;

unwind:
	for (j = 0; j < i; j++) {
		group = gvt_vgpu_type_groups[j];
		kfree(group);
	}

	return -ENOMEM;
}

219
static void intel_gvt_cleanup_vgpu_type_groups(struct intel_gvt *gvt)
220 221 222 223 224 225 226 227 228 229 230
{
	int i;
	struct attribute_group *group;

	for (i = 0; i < gvt->num_types; i++) {
		group = gvt_vgpu_type_groups[i];
		gvt_vgpu_type_groups[i] = NULL;
		kfree(group);
	}
}

231 232 233
static void gvt_unpin_guest_page(struct intel_vgpu *vgpu, unsigned long gfn,
		unsigned long size)
{
234 235
	vfio_unpin_pages(&vgpu->vfio_device, gfn << PAGE_SHIFT,
			 DIV_ROUND_UP(size, PAGE_SIZE));
236 237 238 239 240 241
}

/* Pin a normal or compound guest page for dma. */
static int gvt_pin_guest_page(struct intel_vgpu *vgpu, unsigned long gfn,
		unsigned long size, struct page **page)
{
242
	int total_pages = DIV_ROUND_UP(size, PAGE_SIZE);
243
	struct page *base_page = NULL;
244 245 246 247 248 249 250 251
	int npage;
	int ret;

	/*
	 * We pin the pages one-by-one to avoid allocating a big arrary
	 * on stack to hold pfns.
	 */
	for (npage = 0; npage < total_pages; npage++) {
252
		dma_addr_t cur_iova = (gfn + npage) << PAGE_SHIFT;
253
		struct page *cur_page;
254

255
		ret = vfio_pin_pages(&vgpu->vfio_device, cur_iova, 1,
256
				     IOMMU_READ | IOMMU_WRITE, &cur_page);
257
		if (ret != 1) {
258 259
			gvt_vgpu_err("vfio_pin_pages failed for iova %pad, ret %d\n",
				     &cur_iova, ret);
260 261 262 263
			goto err;
		}

		if (npage == 0)
264 265
			base_page = cur_page;
		else if (base_page + npage != cur_page) {
266 267 268 269 270 271 272
			gvt_vgpu_err("The pages are not continuous\n");
			ret = -EINVAL;
			npage++;
			goto err;
		}
	}

273
	*page = base_page;
274 275 276 277 278 279
	return 0;
err:
	gvt_unpin_guest_page(vgpu, gfn, npage * PAGE_SIZE);
	return ret;
}

280
static int gvt_dma_map_page(struct intel_vgpu *vgpu, unsigned long gfn,
281
		dma_addr_t *dma_addr, unsigned long size)
282
{
283
	struct device *dev = vgpu->gvt->gt->i915->drm.dev;
284
	struct page *page = NULL;
285
	int ret;
286

287 288 289
	ret = gvt_pin_guest_page(vgpu, gfn, size, &page);
	if (ret)
		return ret;
290

291
	/* Setup DMA mapping. */
292
	*dma_addr = dma_map_page(dev, page, 0, size, DMA_BIDIRECTIONAL);
293
	if (dma_mapping_error(dev, *dma_addr)) {
294 295 296
		gvt_vgpu_err("DMA mapping failed for pfn 0x%lx, ret %d\n",
			     page_to_pfn(page), ret);
		gvt_unpin_guest_page(vgpu, gfn, size);
297
		return -ENOMEM;
298
	}
299

300
	return 0;
301 302
}

303
static void gvt_dma_unmap_page(struct intel_vgpu *vgpu, unsigned long gfn,
304
		dma_addr_t dma_addr, unsigned long size)
305
{
306
	struct device *dev = vgpu->gvt->gt->i915->drm.dev;
307

308
	dma_unmap_page(dev, dma_addr, size, DMA_BIDIRECTIONAL);
309
	gvt_unpin_guest_page(vgpu, gfn, size);
310 311
}

312 313
static struct gvt_dma *__gvt_cache_find_dma_addr(struct intel_vgpu *vgpu,
		dma_addr_t dma_addr)
314
{
315
	struct rb_node *node = vgpu->dma_addr_cache.rb_node;
316
	struct gvt_dma *itr;
317 318

	while (node) {
319
		itr = rb_entry(node, struct gvt_dma, dma_addr_node);
320

321
		if (dma_addr < itr->dma_addr)
322
			node = node->rb_left;
323
		else if (dma_addr > itr->dma_addr)
324
			node = node->rb_right;
325 326
		else
			return itr;
327
	}
328
	return NULL;
329 330
}

331
static struct gvt_dma *__gvt_cache_find_gfn(struct intel_vgpu *vgpu, gfn_t gfn)
332
{
333
	struct rb_node *node = vgpu->gfn_cache.rb_node;
334
	struct gvt_dma *itr;
335

336 337
	while (node) {
		itr = rb_entry(node, struct gvt_dma, gfn_node);
338

339 340 341 342 343 344 345 346
		if (gfn < itr->gfn)
			node = node->rb_left;
		else if (gfn > itr->gfn)
			node = node->rb_right;
		else
			return itr;
	}
	return NULL;
347 348
}

349
static int __gvt_cache_add(struct intel_vgpu *vgpu, gfn_t gfn,
350
		dma_addr_t dma_addr, unsigned long size)
351 352
{
	struct gvt_dma *new, *itr;
353
	struct rb_node **link, *parent = NULL;
354 355 356

	new = kzalloc(sizeof(struct gvt_dma), GFP_KERNEL);
	if (!new)
357
		return -ENOMEM;
358

359
	new->vgpu = vgpu;
360
	new->gfn = gfn;
361
	new->dma_addr = dma_addr;
362
	new->size = size;
363
	kref_init(&new->ref);
364

365
	/* gfn_cache maps gfn to struct gvt_dma. */
366
	link = &vgpu->gfn_cache.rb_node;
367 368
	while (*link) {
		parent = *link;
369
		itr = rb_entry(parent, struct gvt_dma, gfn_node);
370

371
		if (gfn < itr->gfn)
372 373 374 375
			link = &parent->rb_left;
		else
			link = &parent->rb_right;
	}
376
	rb_link_node(&new->gfn_node, parent, link);
377
	rb_insert_color(&new->gfn_node, &vgpu->gfn_cache);
378

379 380
	/* dma_addr_cache maps dma addr to struct gvt_dma. */
	parent = NULL;
381
	link = &vgpu->dma_addr_cache.rb_node;
382 383 384
	while (*link) {
		parent = *link;
		itr = rb_entry(parent, struct gvt_dma, dma_addr_node);
385

386 387 388 389 390 391
		if (dma_addr < itr->dma_addr)
			link = &parent->rb_left;
		else
			link = &parent->rb_right;
	}
	rb_link_node(&new->dma_addr_node, parent, link);
392
	rb_insert_color(&new->dma_addr_node, &vgpu->dma_addr_cache);
393

394
	vgpu->nr_cache_entries++;
395
	return 0;
396 397 398 399 400
}

static void __gvt_cache_remove_entry(struct intel_vgpu *vgpu,
				struct gvt_dma *entry)
{
401 402
	rb_erase(&entry->gfn_node, &vgpu->gfn_cache);
	rb_erase(&entry->dma_addr_node, &vgpu->dma_addr_cache);
403
	kfree(entry);
404
	vgpu->nr_cache_entries--;
405 406 407 408 409 410 411
}

static void gvt_cache_destroy(struct intel_vgpu *vgpu)
{
	struct gvt_dma *dma;
	struct rb_node *node = NULL;

412
	for (;;) {
413 414
		mutex_lock(&vgpu->cache_lock);
		node = rb_first(&vgpu->gfn_cache);
415
		if (!node) {
416
			mutex_unlock(&vgpu->cache_lock);
417 418
			break;
		}
419
		dma = rb_entry(node, struct gvt_dma, gfn_node);
420
		gvt_dma_unmap_page(vgpu, dma->gfn, dma->dma_addr, dma->size);
421
		__gvt_cache_remove_entry(vgpu, dma);
422
		mutex_unlock(&vgpu->cache_lock);
423 424 425
	}
}

426 427
static void gvt_cache_init(struct intel_vgpu *vgpu)
{
428 429 430 431
	vgpu->gfn_cache = RB_ROOT;
	vgpu->dma_addr_cache = RB_ROOT;
	vgpu->nr_cache_entries = 0;
	mutex_init(&vgpu->cache_lock);
432 433
}

434
static void kvmgt_protect_table_init(struct intel_vgpu *info)
435 436 437 438
{
	hash_init(info->ptable);
}

439
static void kvmgt_protect_table_destroy(struct intel_vgpu *info)
440 441 442 443 444 445 446 447 448 449 450 451
{
	struct kvmgt_pgfn *p;
	struct hlist_node *tmp;
	int i;

	hash_for_each_safe(info->ptable, i, tmp, p, hnode) {
		hash_del(&p->hnode);
		kfree(p);
	}
}

static struct kvmgt_pgfn *
452
__kvmgt_protect_table_find(struct intel_vgpu *info, gfn_t gfn)
453 454 455 456 457 458 459 460 461 462 463 464 465
{
	struct kvmgt_pgfn *p, *res = NULL;

	hash_for_each_possible(info->ptable, p, hnode, gfn) {
		if (gfn == p->gfn) {
			res = p;
			break;
		}
	}

	return res;
}

466
static bool kvmgt_gfn_is_write_protected(struct intel_vgpu *info, gfn_t gfn)
467 468 469 470 471 472 473
{
	struct kvmgt_pgfn *p;

	p = __kvmgt_protect_table_find(info, gfn);
	return !!p;
}

474
static void kvmgt_protect_table_add(struct intel_vgpu *info, gfn_t gfn)
475 476 477 478 479 480
{
	struct kvmgt_pgfn *p;

	if (kvmgt_gfn_is_write_protected(info, gfn))
		return;

481
	p = kzalloc(sizeof(struct kvmgt_pgfn), GFP_ATOMIC);
482 483 484 485 486 487 488
	if (WARN(!p, "gfn: 0x%llx\n", gfn))
		return;

	p->gfn = gfn;
	hash_add(info->ptable, &p->hnode, gfn);
}

489
static void kvmgt_protect_table_del(struct intel_vgpu *info, gfn_t gfn)
490 491 492 493 494 495 496 497 498 499
{
	struct kvmgt_pgfn *p;

	p = __kvmgt_protect_table_find(info, gfn);
	if (p) {
		hash_del(&p->hnode);
		kfree(p);
	}
}

500 501 502 503 504
static size_t intel_vgpu_reg_rw_opregion(struct intel_vgpu *vgpu, char *buf,
		size_t count, loff_t *ppos, bool iswrite)
{
	unsigned int i = VFIO_PCI_OFFSET_TO_INDEX(*ppos) -
			VFIO_PCI_NUM_REGIONS;
505
	void *base = vgpu->region[i].data;
506 507
	loff_t pos = *ppos & VFIO_PCI_OFFSET_MASK;

508

509
	if (pos >= vgpu->region[i].size || iswrite) {
510 511 512
		gvt_vgpu_err("invalid op or offset for Intel vgpu OpRegion\n");
		return -EINVAL;
	}
513
	count = min(count, (size_t)(vgpu->region[i].size - pos));
514 515 516 517 518 519 520 521 522 523 524 525 526 527 528
	memcpy(buf, base + pos, count);

	return count;
}

static void intel_vgpu_reg_release_opregion(struct intel_vgpu *vgpu,
		struct vfio_region *region)
{
}

static const struct intel_vgpu_regops intel_vgpu_regops_opregion = {
	.rw = intel_vgpu_reg_rw_opregion,
	.release = intel_vgpu_reg_release_opregion,
};

529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554
static int handle_edid_regs(struct intel_vgpu *vgpu,
			struct vfio_edid_region *region, char *buf,
			size_t count, u16 offset, bool is_write)
{
	struct vfio_region_gfx_edid *regs = &region->vfio_edid_regs;
	unsigned int data;

	if (offset + count > sizeof(*regs))
		return -EINVAL;

	if (count != 4)
		return -EINVAL;

	if (is_write) {
		data = *((unsigned int *)buf);
		switch (offset) {
		case offsetof(struct vfio_region_gfx_edid, link_state):
			if (data == VFIO_DEVICE_GFX_LINK_STATE_UP) {
				if (!drm_edid_block_valid(
					(u8 *)region->edid_blob,
					0,
					true,
					NULL)) {
					gvt_vgpu_err("invalid EDID blob\n");
					return -EINVAL;
				}
555
				intel_vgpu_emulate_hotplug(vgpu, true);
556
			} else if (data == VFIO_DEVICE_GFX_LINK_STATE_DOWN)
557
				intel_vgpu_emulate_hotplug(vgpu, false);
558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605
			else {
				gvt_vgpu_err("invalid EDID link state %d\n",
					regs->link_state);
				return -EINVAL;
			}
			regs->link_state = data;
			break;
		case offsetof(struct vfio_region_gfx_edid, edid_size):
			if (data > regs->edid_max_size) {
				gvt_vgpu_err("EDID size is bigger than %d!\n",
					regs->edid_max_size);
				return -EINVAL;
			}
			regs->edid_size = data;
			break;
		default:
			/* read-only regs */
			gvt_vgpu_err("write read-only EDID region at offset %d\n",
				offset);
			return -EPERM;
		}
	} else {
		memcpy(buf, (char *)regs + offset, count);
	}

	return count;
}

static int handle_edid_blob(struct vfio_edid_region *region, char *buf,
			size_t count, u16 offset, bool is_write)
{
	if (offset + count > region->vfio_edid_regs.edid_size)
		return -EINVAL;

	if (is_write)
		memcpy(region->edid_blob + offset, buf, count);
	else
		memcpy(buf, region->edid_blob + offset, count);

	return count;
}

static size_t intel_vgpu_reg_rw_edid(struct intel_vgpu *vgpu, char *buf,
		size_t count, loff_t *ppos, bool iswrite)
{
	int ret;
	unsigned int i = VFIO_PCI_OFFSET_TO_INDEX(*ppos) -
			VFIO_PCI_NUM_REGIONS;
606
	struct vfio_edid_region *region = vgpu->region[i].data;
607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632
	loff_t pos = *ppos & VFIO_PCI_OFFSET_MASK;

	if (pos < region->vfio_edid_regs.edid_offset) {
		ret = handle_edid_regs(vgpu, region, buf, count, pos, iswrite);
	} else {
		pos -= EDID_BLOB_OFFSET;
		ret = handle_edid_blob(region, buf, count, pos, iswrite);
	}

	if (ret < 0)
		gvt_vgpu_err("failed to access EDID region\n");

	return ret;
}

static void intel_vgpu_reg_release_edid(struct intel_vgpu *vgpu,
					struct vfio_region *region)
{
	kfree(region->data);
}

static const struct intel_vgpu_regops intel_vgpu_regops_edid = {
	.rw = intel_vgpu_reg_rw_edid,
	.release = intel_vgpu_reg_release_edid,
};

633 634 635 636 637 638 639
static int intel_vgpu_register_reg(struct intel_vgpu *vgpu,
		unsigned int type, unsigned int subtype,
		const struct intel_vgpu_regops *ops,
		size_t size, u32 flags, void *data)
{
	struct vfio_region *region;

640 641
	region = krealloc(vgpu->region,
			(vgpu->num_regions + 1) * sizeof(*region),
642 643 644 645
			GFP_KERNEL);
	if (!region)
		return -ENOMEM;

646 647 648 649 650 651 652 653
	vgpu->region = region;
	vgpu->region[vgpu->num_regions].type = type;
	vgpu->region[vgpu->num_regions].subtype = subtype;
	vgpu->region[vgpu->num_regions].ops = ops;
	vgpu->region[vgpu->num_regions].size = size;
	vgpu->region[vgpu->num_regions].flags = flags;
	vgpu->region[vgpu->num_regions].data = data;
	vgpu->num_regions++;
654 655 656
	return 0;
}

657
int intel_gvt_set_opregion(struct intel_vgpu *vgpu)
658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683
{
	void *base;
	int ret;

	/* Each vgpu has its own opregion, although VFIO would create another
	 * one later. This one is used to expose opregion to VFIO. And the
	 * other one created by VFIO later, is used by guest actually.
	 */
	base = vgpu_opregion(vgpu)->va;
	if (!base)
		return -ENOMEM;

	if (memcmp(base, OPREGION_SIGNATURE, 16)) {
		memunmap(base);
		return -EINVAL;
	}

	ret = intel_vgpu_register_reg(vgpu,
			PCI_VENDOR_ID_INTEL | VFIO_REGION_TYPE_PCI_VENDOR_TYPE,
			VFIO_REGION_SUBTYPE_INTEL_IGD_OPREGION,
			&intel_vgpu_regops_opregion, OPREGION_SIZE,
			VFIO_REGION_INFO_FLAG_READ, base);

	return ret;
}

684
int intel_gvt_set_edid(struct intel_vgpu *vgpu, int port_num)
685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712
{
	struct intel_vgpu_port *port = intel_vgpu_port(vgpu, port_num);
	struct vfio_edid_region *base;
	int ret;

	base = kzalloc(sizeof(*base), GFP_KERNEL);
	if (!base)
		return -ENOMEM;

	/* TODO: Add multi-port and EDID extension block support */
	base->vfio_edid_regs.edid_offset = EDID_BLOB_OFFSET;
	base->vfio_edid_regs.edid_max_size = EDID_SIZE;
	base->vfio_edid_regs.edid_size = EDID_SIZE;
	base->vfio_edid_regs.max_xres = vgpu_edid_xres(port->id);
	base->vfio_edid_regs.max_yres = vgpu_edid_yres(port->id);
	base->edid_blob = port->edid->edid_block;

	ret = intel_vgpu_register_reg(vgpu,
			VFIO_REGION_TYPE_GFX,
			VFIO_REGION_SUBTYPE_GFX_EDID,
			&intel_vgpu_regops_edid, EDID_SIZE,
			VFIO_REGION_INFO_FLAG_READ |
			VFIO_REGION_INFO_FLAG_WRITE |
			VFIO_REGION_INFO_FLAG_CAPS, base);

	return ret;
}

713 714
static void intel_vgpu_dma_unmap(struct vfio_device *vfio_dev, u64 iova,
				 u64 length)
715
{
716 717 718 719 720 721 722 723 724 725
	struct intel_vgpu *vgpu = vfio_dev_to_vgpu(vfio_dev);
	struct gvt_dma *entry;
	u64 iov_pfn = iova >> PAGE_SHIFT;
	u64 end_iov_pfn = iov_pfn + length / PAGE_SIZE;

	mutex_lock(&vgpu->cache_lock);
	for (; iov_pfn < end_iov_pfn; iov_pfn++) {
		entry = __gvt_cache_find_gfn(vgpu, iov_pfn);
		if (!entry)
			continue;
726

727 728 729
		gvt_dma_unmap_page(vgpu, entry->gfn, entry->dma_addr,
				   entry->size);
		__gvt_cache_remove_entry(vgpu, entry);
730
	}
731
	mutex_unlock(&vgpu->cache_lock);
732 733
}

734 735 736 737 738 739 740 741 742 743 744
static bool __kvmgt_vgpu_exist(struct intel_vgpu *vgpu)
{
	struct intel_vgpu *itr;
	int id;
	bool ret = false;

	mutex_lock(&vgpu->gvt->lock);
	for_each_active_vgpu(vgpu->gvt, itr, id) {
		if (!itr->attached)
			continue;

745
		if (vgpu->vfio_device.kvm == itr->vfio_device.kvm) {
746 747 748 749 750 751 752 753 754
			ret = true;
			goto out;
		}
	}
out:
	mutex_unlock(&vgpu->gvt->lock);
	return ret;
}

755
static int intel_vgpu_open_device(struct vfio_device *vfio_dev)
756
{
757
	struct intel_vgpu *vgpu = vfio_dev_to_vgpu(vfio_dev);
758

759
	if (vgpu->attached)
760
		return -EEXIST;
761

762 763
	if (!vgpu->vfio_device.kvm ||
	    vgpu->vfio_device.kvm->mm != current->mm) {
764
		gvt_vgpu_err("KVM is required to use Intel vGPU\n");
765
		return -ESRCH;
766 767
	}

768 769
	kvm_get_kvm(vgpu->vfio_device.kvm);

770
	if (__kvmgt_vgpu_exist(vgpu))
771
		return -EEXIST;
772

773 774 775 776 777 778 779
	vgpu->attached = true;

	kvmgt_protect_table_init(vgpu);
	gvt_cache_init(vgpu);

	vgpu->track_node.track_write = kvmgt_page_track_write;
	vgpu->track_node.track_flush_slot = kvmgt_page_track_flush_slot;
780 781
	kvm_page_track_register_notifier(vgpu->vfio_device.kvm,
					 &vgpu->track_node);
782 783 784 785

	debugfs_create_ulong(KVMGT_DEBUGFS_FILENAME, 0444, vgpu->debugfs,
			     &vgpu->nr_cache_entries);

786
	intel_gvt_activate_vgpu(vgpu);
787

788
	atomic_set(&vgpu->released, 0);
789
	return 0;
790 791
}

792 793 794 795
static void intel_vgpu_release_msi_eventfd_ctx(struct intel_vgpu *vgpu)
{
	struct eventfd_ctx *trigger;

796
	trigger = vgpu->msi_trigger;
797 798
	if (trigger) {
		eventfd_ctx_put(trigger);
799
		vgpu->msi_trigger = NULL;
800 801 802
	}
}

803
static void intel_vgpu_close_device(struct vfio_device *vfio_dev)
804
{
805
	struct intel_vgpu *vgpu = vfio_dev_to_vgpu(vfio_dev);
806

807
	if (!vgpu->attached)
808 809
		return;

810
	if (atomic_cmpxchg(&vgpu->released, 0, 1))
811 812
		return;

813
	intel_gvt_release_vgpu(vgpu);
814

815 816
	debugfs_remove(debugfs_lookup(KVMGT_DEBUGFS_FILENAME, vgpu->debugfs));

817 818
	kvm_page_track_unregister_notifier(vgpu->vfio_device.kvm,
					   &vgpu->track_node);
819 820
	kvmgt_protect_table_destroy(vgpu);
	gvt_cache_destroy(vgpu);
821

822 823
	intel_vgpu_release_msi_eventfd_ctx(vgpu);

824
	vgpu->attached = false;
825

826 827
	if (vgpu->vfio_device.kvm)
		kvm_put_kvm(vgpu->vfio_device.kvm);
828 829
}

830
static u64 intel_vgpu_get_bar_addr(struct intel_vgpu *vgpu, int bar)
831 832 833 834
{
	u32 start_lo, start_hi;
	u32 mem_type;

835
	start_lo = (*(u32 *)(vgpu->cfg_space.virtual_cfg_space + bar)) &
836
			PCI_BASE_ADDRESS_MEM_MASK;
837
	mem_type = (*(u32 *)(vgpu->cfg_space.virtual_cfg_space + bar)) &
838 839 840 841 842
			PCI_BASE_ADDRESS_MEM_TYPE_MASK;

	switch (mem_type) {
	case PCI_BASE_ADDRESS_MEM_TYPE_64:
		start_hi = (*(u32 *)(vgpu->cfg_space.virtual_cfg_space
843
						+ bar + 4));
844 845 846 847 848 849 850 851 852 853 854 855 856
		break;
	case PCI_BASE_ADDRESS_MEM_TYPE_32:
	case PCI_BASE_ADDRESS_MEM_TYPE_1M:
		/* 1M mem BAR treated as 32-bit BAR */
	default:
		/* mem unknown type treated as 32-bit BAR */
		start_hi = 0;
		break;
	}

	return ((u64)start_hi << 32) | start_lo;
}

857
static int intel_vgpu_bar_rw(struct intel_vgpu *vgpu, int bar, u64 off,
858 859
			     void *buf, unsigned int count, bool is_write)
{
860
	u64 bar_start = intel_vgpu_get_bar_addr(vgpu, bar);
861 862 863
	int ret;

	if (is_write)
864
		ret = intel_vgpu_emulate_mmio_write(vgpu,
865 866
					bar_start + off, buf, count);
	else
867
		ret = intel_vgpu_emulate_mmio_read(vgpu,
868 869 870 871
					bar_start + off, buf, count);
	return ret;
}

872
static inline bool intel_vgpu_in_aperture(struct intel_vgpu *vgpu, u64 off)
873 874 875 876 877
{
	return off >= vgpu_aperture_offset(vgpu) &&
	       off < vgpu_aperture_offset(vgpu) + vgpu_aperture_sz(vgpu);
}

878
static int intel_vgpu_aperture_rw(struct intel_vgpu *vgpu, u64 off,
879 880
		void *buf, unsigned long count, bool is_write)
{
881
	void __iomem *aperture_va;
882 883 884 885 886 887 888

	if (!intel_vgpu_in_aperture(vgpu, off) ||
	    !intel_vgpu_in_aperture(vgpu, off + count)) {
		gvt_vgpu_err("Invalid aperture offset %llu\n", off);
		return -EINVAL;
	}

889
	aperture_va = io_mapping_map_wc(&vgpu->gvt->gt->ggtt->iomap,
890 891 892 893 894 895
					ALIGN_DOWN(off, PAGE_SIZE),
					count + offset_in_page(off));
	if (!aperture_va)
		return -EIO;

	if (is_write)
896
		memcpy_toio(aperture_va + offset_in_page(off), buf, count);
897
	else
898
		memcpy_fromio(buf, aperture_va + offset_in_page(off), count);
899 900 901 902 903 904

	io_mapping_unmap(aperture_va);

	return 0;
}

905
static ssize_t intel_vgpu_rw(struct intel_vgpu *vgpu, char *buf,
906 907 908
			size_t count, loff_t *ppos, bool is_write)
{
	unsigned int index = VFIO_PCI_OFFSET_TO_INDEX(*ppos);
909
	u64 pos = *ppos & VFIO_PCI_OFFSET_MASK;
910 911 912
	int ret = -EINVAL;


913
	if (index >= VFIO_PCI_NUM_REGIONS + vgpu->num_regions) {
914
		gvt_vgpu_err("invalid index: %u\n", index);
915 916 917 918 919 920
		return -EINVAL;
	}

	switch (index) {
	case VFIO_PCI_CONFIG_REGION_INDEX:
		if (is_write)
921
			ret = intel_vgpu_emulate_cfg_write(vgpu, pos,
922 923
						buf, count);
		else
924
			ret = intel_vgpu_emulate_cfg_read(vgpu, pos,
925 926 927
						buf, count);
		break;
	case VFIO_PCI_BAR0_REGION_INDEX:
928 929
		ret = intel_vgpu_bar_rw(vgpu, PCI_BASE_ADDRESS_0, pos,
					buf, count, is_write);
930 931
		break;
	case VFIO_PCI_BAR2_REGION_INDEX:
932
		ret = intel_vgpu_aperture_rw(vgpu, pos, buf, count, is_write);
933 934
		break;
	case VFIO_PCI_BAR1_REGION_INDEX:
935 936 937 938 939
	case VFIO_PCI_BAR3_REGION_INDEX:
	case VFIO_PCI_BAR4_REGION_INDEX:
	case VFIO_PCI_BAR5_REGION_INDEX:
	case VFIO_PCI_VGA_REGION_INDEX:
	case VFIO_PCI_ROM_REGION_INDEX:
940
		break;
941
	default:
942
		if (index >= VFIO_PCI_NUM_REGIONS + vgpu->num_regions)
943 944 945
			return -EINVAL;

		index -= VFIO_PCI_NUM_REGIONS;
946
		return vgpu->region[index].ops->rw(vgpu, buf, count,
947
				ppos, is_write);
948 949 950 951 952
	}

	return ret == 0 ? count : ret;
}

953
static bool gtt_entry(struct intel_vgpu *vgpu, loff_t *ppos)
954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970
{
	unsigned int index = VFIO_PCI_OFFSET_TO_INDEX(*ppos);
	struct intel_gvt *gvt = vgpu->gvt;
	int offset;

	/* Only allow MMIO GGTT entry access */
	if (index != PCI_BASE_ADDRESS_0)
		return false;

	offset = (u64)(*ppos & VFIO_PCI_OFFSET_MASK) -
		intel_vgpu_get_bar_gpa(vgpu, PCI_BASE_ADDRESS_0);

	return (offset >= gvt->device_info.gtt_start_offset &&
		offset < gvt->device_info.gtt_start_offset + gvt_ggtt_sz(gvt)) ?
			true : false;
}

971
static ssize_t intel_vgpu_read(struct vfio_device *vfio_dev, char __user *buf,
972 973
			size_t count, loff_t *ppos)
{
974
	struct intel_vgpu *vgpu = vfio_dev_to_vgpu(vfio_dev);
975 976 977 978 979 980
	unsigned int done = 0;
	int ret;

	while (count) {
		size_t filled;

981 982
		/* Only support GGTT entry 8 bytes read */
		if (count >= 8 && !(*ppos % 8) &&
983
			gtt_entry(vgpu, ppos)) {
984 985
			u64 val;

986
			ret = intel_vgpu_rw(vgpu, (char *)&val, sizeof(val),
987 988 989 990 991 992 993 994 995
					ppos, false);
			if (ret <= 0)
				goto read_err;

			if (copy_to_user(buf, &val, sizeof(val)))
				goto read_err;

			filled = 8;
		} else if (count >= 4 && !(*ppos % 4)) {
996 997
			u32 val;

998
			ret = intel_vgpu_rw(vgpu, (char *)&val, sizeof(val),
999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
					ppos, false);
			if (ret <= 0)
				goto read_err;

			if (copy_to_user(buf, &val, sizeof(val)))
				goto read_err;

			filled = 4;
		} else if (count >= 2 && !(*ppos % 2)) {
			u16 val;

1010
			ret = intel_vgpu_rw(vgpu, (char *)&val, sizeof(val),
1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021
					ppos, false);
			if (ret <= 0)
				goto read_err;

			if (copy_to_user(buf, &val, sizeof(val)))
				goto read_err;

			filled = 2;
		} else {
			u8 val;

1022
			ret = intel_vgpu_rw(vgpu, &val, sizeof(val), ppos,
1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
					false);
			if (ret <= 0)
				goto read_err;

			if (copy_to_user(buf, &val, sizeof(val)))
				goto read_err;

			filled = 1;
		}

		count -= filled;
		done += filled;
		*ppos += filled;
		buf += filled;
	}

	return done;

read_err:
	return -EFAULT;
}

1045
static ssize_t intel_vgpu_write(struct vfio_device *vfio_dev,
1046 1047 1048
				const char __user *buf,
				size_t count, loff_t *ppos)
{
1049
	struct intel_vgpu *vgpu = vfio_dev_to_vgpu(vfio_dev);
1050 1051 1052 1053 1054 1055
	unsigned int done = 0;
	int ret;

	while (count) {
		size_t filled;

1056 1057
		/* Only support GGTT entry 8 bytes write */
		if (count >= 8 && !(*ppos % 8) &&
1058
			gtt_entry(vgpu, ppos)) {
1059 1060 1061 1062 1063
			u64 val;

			if (copy_from_user(&val, buf, sizeof(val)))
				goto write_err;

1064
			ret = intel_vgpu_rw(vgpu, (char *)&val, sizeof(val),
1065 1066 1067 1068 1069 1070
					ppos, true);
			if (ret <= 0)
				goto write_err;

			filled = 8;
		} else if (count >= 4 && !(*ppos % 4)) {
1071 1072 1073 1074 1075
			u32 val;

			if (copy_from_user(&val, buf, sizeof(val)))
				goto write_err;

1076
			ret = intel_vgpu_rw(vgpu, (char *)&val, sizeof(val),
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
					ppos, true);
			if (ret <= 0)
				goto write_err;

			filled = 4;
		} else if (count >= 2 && !(*ppos % 2)) {
			u16 val;

			if (copy_from_user(&val, buf, sizeof(val)))
				goto write_err;

1088
			ret = intel_vgpu_rw(vgpu, (char *)&val,
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
					sizeof(val), ppos, true);
			if (ret <= 0)
				goto write_err;

			filled = 2;
		} else {
			u8 val;

			if (copy_from_user(&val, buf, sizeof(val)))
				goto write_err;

1100
			ret = intel_vgpu_rw(vgpu, &val, sizeof(val),
1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
					ppos, true);
			if (ret <= 0)
				goto write_err;

			filled = 1;
		}

		count -= filled;
		done += filled;
		*ppos += filled;
		buf += filled;
	}

	return done;
write_err:
	return -EFAULT;
}

1119 1120
static int intel_vgpu_mmap(struct vfio_device *vfio_dev,
		struct vm_area_struct *vma)
1121
{
1122
	struct intel_vgpu *vgpu = vfio_dev_to_vgpu(vfio_dev);
1123 1124
	unsigned int index;
	u64 virtaddr;
1125
	unsigned long req_size, pgoff, req_start;
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
	pgprot_t pg_prot;

	index = vma->vm_pgoff >> (VFIO_PCI_OFFSET_SHIFT - PAGE_SHIFT);
	if (index >= VFIO_PCI_ROM_REGION_INDEX)
		return -EINVAL;

	if (vma->vm_end < vma->vm_start)
		return -EINVAL;
	if ((vma->vm_flags & VM_SHARED) == 0)
		return -EINVAL;
	if (index != VFIO_PCI_BAR2_REGION_INDEX)
		return -EINVAL;

	pg_prot = vma->vm_page_prot;
	virtaddr = vma->vm_start;
	req_size = vma->vm_end - vma->vm_start;
1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
	pgoff = vma->vm_pgoff &
		((1U << (VFIO_PCI_OFFSET_SHIFT - PAGE_SHIFT)) - 1);
	req_start = pgoff << PAGE_SHIFT;

	if (!intel_vgpu_in_aperture(vgpu, req_start))
		return -EINVAL;
	if (req_start + req_size >
	    vgpu_aperture_offset(vgpu) + vgpu_aperture_sz(vgpu))
		return -EINVAL;

	pgoff = (gvt_aperture_pa_base(vgpu->gvt) >> PAGE_SHIFT) + pgoff;
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166

	return remap_pfn_range(vma, virtaddr, pgoff, req_size, pg_prot);
}

static int intel_vgpu_get_irq_count(struct intel_vgpu *vgpu, int type)
{
	if (type == VFIO_PCI_INTX_IRQ_INDEX || type == VFIO_PCI_MSI_IRQ_INDEX)
		return 1;

	return 0;
}

static int intel_vgpu_set_intx_mask(struct intel_vgpu *vgpu,
			unsigned int index, unsigned int start,
1167
			unsigned int count, u32 flags,
1168 1169 1170 1171 1172 1173 1174
			void *data)
{
	return 0;
}

static int intel_vgpu_set_intx_unmask(struct intel_vgpu *vgpu,
			unsigned int index, unsigned int start,
1175
			unsigned int count, u32 flags, void *data)
1176 1177 1178 1179 1180 1181
{
	return 0;
}

static int intel_vgpu_set_intx_trigger(struct intel_vgpu *vgpu,
		unsigned int index, unsigned int start, unsigned int count,
1182
		u32 flags, void *data)
1183 1184 1185 1186 1187 1188
{
	return 0;
}

static int intel_vgpu_set_msi_trigger(struct intel_vgpu *vgpu,
		unsigned int index, unsigned int start, unsigned int count,
1189
		u32 flags, void *data)
1190 1191 1192 1193 1194 1195 1196 1197
{
	struct eventfd_ctx *trigger;

	if (flags & VFIO_IRQ_SET_DATA_EVENTFD) {
		int fd = *(int *)data;

		trigger = eventfd_ctx_fdget(fd);
		if (IS_ERR(trigger)) {
1198
			gvt_vgpu_err("eventfd_ctx_fdget failed\n");
1199 1200
			return PTR_ERR(trigger);
		}
1201
		vgpu->msi_trigger = trigger;
1202 1203
	} else if ((flags & VFIO_IRQ_SET_DATA_NONE) && !count)
		intel_vgpu_release_msi_eventfd_ctx(vgpu);
1204 1205 1206 1207

	return 0;
}

1208
static int intel_vgpu_set_irqs(struct intel_vgpu *vgpu, u32 flags,
1209 1210 1211 1212
		unsigned int index, unsigned int start, unsigned int count,
		void *data)
{
	int (*func)(struct intel_vgpu *vgpu, unsigned int index,
1213
			unsigned int start, unsigned int count, u32 flags,
1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248
			void *data) = NULL;

	switch (index) {
	case VFIO_PCI_INTX_IRQ_INDEX:
		switch (flags & VFIO_IRQ_SET_ACTION_TYPE_MASK) {
		case VFIO_IRQ_SET_ACTION_MASK:
			func = intel_vgpu_set_intx_mask;
			break;
		case VFIO_IRQ_SET_ACTION_UNMASK:
			func = intel_vgpu_set_intx_unmask;
			break;
		case VFIO_IRQ_SET_ACTION_TRIGGER:
			func = intel_vgpu_set_intx_trigger;
			break;
		}
		break;
	case VFIO_PCI_MSI_IRQ_INDEX:
		switch (flags & VFIO_IRQ_SET_ACTION_TYPE_MASK) {
		case VFIO_IRQ_SET_ACTION_MASK:
		case VFIO_IRQ_SET_ACTION_UNMASK:
			/* XXX Need masking support exported */
			break;
		case VFIO_IRQ_SET_ACTION_TRIGGER:
			func = intel_vgpu_set_msi_trigger;
			break;
		}
		break;
	}

	if (!func)
		return -ENOTTY;

	return func(vgpu, index, start, count, flags, data);
}

1249
static long intel_vgpu_ioctl(struct vfio_device *vfio_dev, unsigned int cmd,
1250 1251
			     unsigned long arg)
{
1252
	struct intel_vgpu *vgpu = vfio_dev_to_vgpu(vfio_dev);
1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269
	unsigned long minsz;

	gvt_dbg_core("vgpu%d ioctl, cmd: %d\n", vgpu->id, cmd);

	if (cmd == VFIO_DEVICE_GET_INFO) {
		struct vfio_device_info info;

		minsz = offsetofend(struct vfio_device_info, num_irqs);

		if (copy_from_user(&info, (void __user *)arg, minsz))
			return -EFAULT;

		if (info.argsz < minsz)
			return -EINVAL;

		info.flags = VFIO_DEVICE_FLAGS_PCI;
		info.flags |= VFIO_DEVICE_FLAGS_RESET;
1270
		info.num_regions = VFIO_PCI_NUM_REGIONS +
1271
				vgpu->num_regions;
1272 1273 1274 1275 1276 1277 1278 1279
		info.num_irqs = VFIO_PCI_NUM_IRQS;

		return copy_to_user((void __user *)arg, &info, minsz) ?
			-EFAULT : 0;

	} else if (cmd == VFIO_DEVICE_GET_REGION_INFO) {
		struct vfio_region_info info;
		struct vfio_info_cap caps = { .buf = NULL, .size = 0 };
1280 1281
		unsigned int i;
		int ret;
1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296
		struct vfio_region_info_cap_sparse_mmap *sparse = NULL;
		int nr_areas = 1;
		int cap_type_id;

		minsz = offsetofend(struct vfio_region_info, offset);

		if (copy_from_user(&info, (void __user *)arg, minsz))
			return -EFAULT;

		if (info.argsz < minsz)
			return -EINVAL;

		switch (info.index) {
		case VFIO_PCI_CONFIG_REGION_INDEX:
			info.offset = VFIO_PCI_INDEX_TO_OFFSET(info.index);
1297
			info.size = vgpu->gvt->device_info.cfg_space_size;
1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
			info.flags = VFIO_REGION_INFO_FLAG_READ |
				     VFIO_REGION_INFO_FLAG_WRITE;
			break;
		case VFIO_PCI_BAR0_REGION_INDEX:
			info.offset = VFIO_PCI_INDEX_TO_OFFSET(info.index);
			info.size = vgpu->cfg_space.bar[info.index].size;
			if (!info.size) {
				info.flags = 0;
				break;
			}

			info.flags = VFIO_REGION_INFO_FLAG_READ |
				     VFIO_REGION_INFO_FLAG_WRITE;
			break;
		case VFIO_PCI_BAR1_REGION_INDEX:
			info.offset = VFIO_PCI_INDEX_TO_OFFSET(info.index);
			info.size = 0;
			info.flags = 0;
			break;
		case VFIO_PCI_BAR2_REGION_INDEX:
			info.offset = VFIO_PCI_INDEX_TO_OFFSET(info.index);
			info.flags = VFIO_REGION_INFO_FLAG_CAPS |
					VFIO_REGION_INFO_FLAG_MMAP |
					VFIO_REGION_INFO_FLAG_READ |
					VFIO_REGION_INFO_FLAG_WRITE;
			info.size = gvt_aperture_sz(vgpu->gvt);

1325 1326
			sparse = kzalloc(struct_size(sparse, areas, nr_areas),
					 GFP_KERNEL);
1327 1328 1329
			if (!sparse)
				return -ENOMEM;

1330 1331
			sparse->header.id = VFIO_REGION_INFO_CAP_SPARSE_MMAP;
			sparse->header.version = 1;
1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
			sparse->nr_areas = nr_areas;
			cap_type_id = VFIO_REGION_INFO_CAP_SPARSE_MMAP;
			sparse->areas[0].offset =
					PAGE_ALIGN(vgpu_aperture_offset(vgpu));
			sparse->areas[0].size = vgpu_aperture_sz(vgpu);
			break;

		case VFIO_PCI_BAR3_REGION_INDEX ... VFIO_PCI_BAR5_REGION_INDEX:
			info.offset = VFIO_PCI_INDEX_TO_OFFSET(info.index);
			info.size = 0;
			info.flags = 0;
1343

1344 1345 1346 1347 1348
			gvt_dbg_core("get region info bar:%d\n", info.index);
			break;

		case VFIO_PCI_ROM_REGION_INDEX:
		case VFIO_PCI_VGA_REGION_INDEX:
1349 1350 1351 1352
			info.offset = VFIO_PCI_INDEX_TO_OFFSET(info.index);
			info.size = 0;
			info.flags = 0;

1353 1354 1355 1356
			gvt_dbg_core("get region info index:%d\n", info.index);
			break;
		default:
			{
1357 1358 1359
				struct vfio_region_info_cap_type cap_type = {
					.header.id = VFIO_REGION_INFO_CAP_TYPE,
					.header.version = 1 };
1360 1361

				if (info.index >= VFIO_PCI_NUM_REGIONS +
1362
						vgpu->num_regions)
1363
					return -EINVAL;
1364 1365 1366
				info.index =
					array_index_nospec(info.index,
							VFIO_PCI_NUM_REGIONS +
1367
							vgpu->num_regions);
1368 1369 1370 1371 1372

				i = info.index - VFIO_PCI_NUM_REGIONS;

				info.offset =
					VFIO_PCI_INDEX_TO_OFFSET(info.index);
1373 1374
				info.size = vgpu->region[i].size;
				info.flags = vgpu->region[i].flags;
1375

1376 1377
				cap_type.type = vgpu->region[i].type;
				cap_type.subtype = vgpu->region[i].subtype;
1378 1379

				ret = vfio_info_add_capability(&caps,
1380 1381
							&cap_type.header,
							sizeof(cap_type));
1382 1383 1384 1385 1386 1387 1388 1389 1390
				if (ret)
					return ret;
			}
		}

		if ((info.flags & VFIO_REGION_INFO_FLAG_CAPS) && sparse) {
			switch (cap_type_id) {
			case VFIO_REGION_INFO_CAP_SPARSE_MMAP:
				ret = vfio_info_add_capability(&caps,
1391 1392 1393
					&sparse->header,
					struct_size(sparse, areas,
						    sparse->nr_areas));
1394 1395
				if (ret) {
					kfree(sparse);
1396
					return ret;
1397
				}
1398 1399
				break;
			default:
1400
				kfree(sparse);
1401 1402 1403 1404 1405
				return -EINVAL;
			}
		}

		if (caps.size) {
1406
			info.flags |= VFIO_REGION_INFO_FLAG_CAPS;
1407 1408 1409 1410 1411 1412 1413 1414 1415
			if (info.argsz < sizeof(info) + caps.size) {
				info.argsz = sizeof(info) + caps.size;
				info.cap_offset = 0;
			} else {
				vfio_info_cap_shift(&caps, sizeof(info));
				if (copy_to_user((void __user *)arg +
						  sizeof(info), caps.buf,
						  caps.size)) {
					kfree(caps.buf);
1416
					kfree(sparse);
1417 1418 1419 1420 1421 1422 1423 1424
					return -EFAULT;
				}
				info.cap_offset = sizeof(info);
			}

			kfree(caps.buf);
		}

1425
		kfree(sparse);
1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475
		return copy_to_user((void __user *)arg, &info, minsz) ?
			-EFAULT : 0;
	} else if (cmd == VFIO_DEVICE_GET_IRQ_INFO) {
		struct vfio_irq_info info;

		minsz = offsetofend(struct vfio_irq_info, count);

		if (copy_from_user(&info, (void __user *)arg, minsz))
			return -EFAULT;

		if (info.argsz < minsz || info.index >= VFIO_PCI_NUM_IRQS)
			return -EINVAL;

		switch (info.index) {
		case VFIO_PCI_INTX_IRQ_INDEX:
		case VFIO_PCI_MSI_IRQ_INDEX:
			break;
		default:
			return -EINVAL;
		}

		info.flags = VFIO_IRQ_INFO_EVENTFD;

		info.count = intel_vgpu_get_irq_count(vgpu, info.index);

		if (info.index == VFIO_PCI_INTX_IRQ_INDEX)
			info.flags |= (VFIO_IRQ_INFO_MASKABLE |
				       VFIO_IRQ_INFO_AUTOMASKED);
		else
			info.flags |= VFIO_IRQ_INFO_NORESIZE;

		return copy_to_user((void __user *)arg, &info, minsz) ?
			-EFAULT : 0;
	} else if (cmd == VFIO_DEVICE_SET_IRQS) {
		struct vfio_irq_set hdr;
		u8 *data = NULL;
		int ret = 0;
		size_t data_size = 0;

		minsz = offsetofend(struct vfio_irq_set, count);

		if (copy_from_user(&hdr, (void __user *)arg, minsz))
			return -EFAULT;

		if (!(hdr.flags & VFIO_IRQ_SET_DATA_NONE)) {
			int max = intel_vgpu_get_irq_count(vgpu, hdr.index);

			ret = vfio_set_irqs_validate_and_prepare(&hdr, max,
						VFIO_PCI_NUM_IRQS, &data_size);
			if (ret) {
1476
				gvt_vgpu_err("intel:vfio_set_irqs_validate_and_prepare failed\n");
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492
				return -EINVAL;
			}
			if (data_size) {
				data = memdup_user((void __user *)(arg + minsz),
						   data_size);
				if (IS_ERR(data))
					return PTR_ERR(data);
			}
		}

		ret = intel_vgpu_set_irqs(vgpu, hdr.flags, hdr.index,
					hdr.start, hdr.count, data);
		kfree(data);

		return ret;
	} else if (cmd == VFIO_DEVICE_RESET) {
1493
		intel_gvt_reset_vgpu(vgpu);
1494
		return 0;
1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505
	} else if (cmd == VFIO_DEVICE_QUERY_GFX_PLANE) {
		struct vfio_device_gfx_plane_info dmabuf;
		int ret = 0;

		minsz = offsetofend(struct vfio_device_gfx_plane_info,
				    dmabuf_id);
		if (copy_from_user(&dmabuf, (void __user *)arg, minsz))
			return -EFAULT;
		if (dmabuf.argsz < minsz)
			return -EINVAL;

1506
		ret = intel_vgpu_query_plane(vgpu, &dmabuf);
1507 1508 1509 1510 1511 1512 1513 1514 1515 1516
		if (ret != 0)
			return ret;

		return copy_to_user((void __user *)arg, &dmabuf, minsz) ?
								-EFAULT : 0;
	} else if (cmd == VFIO_DEVICE_GET_GFX_DMABUF) {
		__u32 dmabuf_id;

		if (get_user(dmabuf_id, (__u32 __user *)arg))
			return -EFAULT;
1517
		return intel_vgpu_get_dmabuf(vgpu, dmabuf_id);
1518 1519
	}

1520
	return -ENOTTY;
1521 1522
}

1523 1524 1525 1526
static ssize_t
vgpu_id_show(struct device *dev, struct device_attribute *attr,
	     char *buf)
{
1527
	struct intel_vgpu *vgpu = dev_get_drvdata(dev);
1528

1529
	return sprintf(buf, "%d\n", vgpu->id);
1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
}

static DEVICE_ATTR_RO(vgpu_id);

static struct attribute *intel_vgpu_attrs[] = {
	&dev_attr_vgpu_id.attr,
	NULL
};

static const struct attribute_group intel_vgpu_group = {
	.name = "intel_vgpu",
	.attrs = intel_vgpu_attrs,
};

static const struct attribute_group *intel_vgpu_groups[] = {
	&intel_vgpu_group,
	NULL,
};

1549 1550 1551 1552 1553 1554 1555
static const struct vfio_device_ops intel_vgpu_dev_ops = {
	.open_device	= intel_vgpu_open_device,
	.close_device	= intel_vgpu_close_device,
	.read		= intel_vgpu_read,
	.write		= intel_vgpu_write,
	.mmap		= intel_vgpu_mmap,
	.ioctl		= intel_vgpu_ioctl,
1556
	.dma_unmap	= intel_vgpu_dma_unmap,
1557
};
1558

1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
static int intel_vgpu_probe(struct mdev_device *mdev)
{
	struct device *pdev = mdev_parent_dev(mdev);
	struct intel_gvt *gvt = kdev_to_i915(pdev)->gvt;
	struct intel_vgpu_type *type;
	struct intel_vgpu *vgpu;
	int ret;

	type = &gvt->types[mdev_get_type_group_id(mdev)];
	if (!type)
		return -EINVAL;

	vgpu = intel_gvt_create_vgpu(gvt, type);
	if (IS_ERR(vgpu)) {
		gvt_err("failed to create intel vgpu: %ld\n", PTR_ERR(vgpu));
		return PTR_ERR(vgpu);
	}
1576

1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609
	vfio_init_group_dev(&vgpu->vfio_device, &mdev->dev,
			    &intel_vgpu_dev_ops);

	dev_set_drvdata(&mdev->dev, vgpu);
	ret = vfio_register_emulated_iommu_dev(&vgpu->vfio_device);
	if (ret) {
		intel_gvt_destroy_vgpu(vgpu);
		return ret;
	}

	gvt_dbg_core("intel_vgpu_create succeeded for mdev: %s\n",
		     dev_name(mdev_dev(mdev)));
	return 0;
}

static void intel_vgpu_remove(struct mdev_device *mdev)
{
	struct intel_vgpu *vgpu = dev_get_drvdata(&mdev->dev);

	if (WARN_ON_ONCE(vgpu->attached))
		return;
	intel_gvt_destroy_vgpu(vgpu);
}

static struct mdev_driver intel_vgpu_mdev_driver = {
	.driver = {
		.name		= "intel_vgpu_mdev",
		.owner		= THIS_MODULE,
		.dev_groups	= intel_vgpu_groups,
	},
	.probe		= intel_vgpu_probe,
	.remove		= intel_vgpu_remove,
	.supported_type_groups	= gvt_vgpu_type_groups,
1610 1611
};

1612
int intel_gvt_page_track_add(struct intel_vgpu *info, u64 gfn)
1613
{
1614
	struct kvm *kvm = info->vfio_device.kvm;
1615 1616 1617
	struct kvm_memory_slot *slot;
	int idx;

1618
	if (!info->attached)
1619 1620
		return -ESRCH;

1621 1622
	idx = srcu_read_lock(&kvm->srcu);
	slot = gfn_to_memslot(kvm, gfn);
1623 1624 1625 1626
	if (!slot) {
		srcu_read_unlock(&kvm->srcu, idx);
		return -EINVAL;
	}
1627

1628
	write_lock(&kvm->mmu_lock);
1629 1630 1631 1632 1633 1634 1635 1636

	if (kvmgt_gfn_is_write_protected(info, gfn))
		goto out;

	kvm_slot_page_track_add_page(kvm, slot, gfn, KVM_PAGE_TRACK_WRITE);
	kvmgt_protect_table_add(info, gfn);

out:
1637
	write_unlock(&kvm->mmu_lock);
1638 1639 1640 1641
	srcu_read_unlock(&kvm->srcu, idx);
	return 0;
}

1642
int intel_gvt_page_track_remove(struct intel_vgpu *info, u64 gfn)
1643
{
1644
	struct kvm *kvm = info->vfio_device.kvm;
1645 1646 1647
	struct kvm_memory_slot *slot;
	int idx;

1648
	if (!info->attached)
1649 1650
		return 0;

1651 1652
	idx = srcu_read_lock(&kvm->srcu);
	slot = gfn_to_memslot(kvm, gfn);
1653 1654 1655 1656
	if (!slot) {
		srcu_read_unlock(&kvm->srcu, idx);
		return -EINVAL;
	}
1657

1658
	write_lock(&kvm->mmu_lock);
1659 1660 1661 1662 1663 1664 1665 1666

	if (!kvmgt_gfn_is_write_protected(info, gfn))
		goto out;

	kvm_slot_page_track_remove_page(kvm, slot, gfn, KVM_PAGE_TRACK_WRITE);
	kvmgt_protect_table_del(info, gfn);

out:
1667
	write_unlock(&kvm->mmu_lock);
1668 1669 1670 1671 1672 1673 1674 1675
	srcu_read_unlock(&kvm->srcu, idx);
	return 0;
}

static void kvmgt_page_track_write(struct kvm_vcpu *vcpu, gpa_t gpa,
		const u8 *val, int len,
		struct kvm_page_track_notifier_node *node)
{
1676 1677
	struct intel_vgpu *info =
		container_of(node, struct intel_vgpu, track_node);
1678 1679

	if (kvmgt_gfn_is_write_protected(info, gpa_to_gfn(gpa)))
1680
		intel_vgpu_page_track_handler(info, gpa,
1681
						     (void *)val, len);
1682 1683 1684 1685 1686 1687 1688 1689
}

static void kvmgt_page_track_flush_slot(struct kvm *kvm,
		struct kvm_memory_slot *slot,
		struct kvm_page_track_notifier_node *node)
{
	int i;
	gfn_t gfn;
1690 1691
	struct intel_vgpu *info =
		container_of(node, struct intel_vgpu, track_node);
1692

1693
	write_lock(&kvm->mmu_lock);
1694 1695 1696 1697 1698 1699 1700 1701
	for (i = 0; i < slot->npages; i++) {
		gfn = slot->base_gfn + i;
		if (kvmgt_gfn_is_write_protected(info, gfn)) {
			kvm_slot_page_track_remove_page(kvm, slot, gfn,
						KVM_PAGE_TRACK_WRITE);
			kvmgt_protect_table_del(info, gfn);
		}
	}
1702
	write_unlock(&kvm->mmu_lock);
1703 1704
}

1705
void intel_vgpu_detach_regions(struct intel_vgpu *vgpu)
1706
{
1707 1708
	int i;

1709
	if (!vgpu->region)
1710 1711
		return;

1712 1713 1714 1715 1716 1717 1718
	for (i = 0; i < vgpu->num_regions; i++)
		if (vgpu->region[i].ops->release)
			vgpu->region[i].ops->release(vgpu,
					&vgpu->region[i]);
	vgpu->num_regions = 0;
	kfree(vgpu->region);
	vgpu->region = NULL;
1719 1720
}

1721
int intel_gvt_dma_map_guest_page(struct intel_vgpu *vgpu, unsigned long gfn,
1722
		unsigned long size, dma_addr_t *dma_addr)
1723 1724 1725 1726
{
	struct gvt_dma *entry;
	int ret;

1727
	if (!vgpu->attached)
1728 1729
		return -EINVAL;

1730
	mutex_lock(&vgpu->cache_lock);
1731

1732
	entry = __gvt_cache_find_gfn(vgpu, gfn);
1733
	if (!entry) {
1734 1735 1736 1737
		ret = gvt_dma_map_page(vgpu, gfn, dma_addr, size);
		if (ret)
			goto err_unlock;

1738
		ret = __gvt_cache_add(vgpu, gfn, *dma_addr, size);
1739 1740 1741 1742 1743 1744 1745
		if (ret)
			goto err_unmap;
	} else if (entry->size != size) {
		/* the same gfn with different size: unmap and re-map */
		gvt_dma_unmap_page(vgpu, gfn, entry->dma_addr, entry->size);
		__gvt_cache_remove_entry(vgpu, entry);

1746
		ret = gvt_dma_map_page(vgpu, gfn, dma_addr, size);
1747 1748 1749
		if (ret)
			goto err_unlock;

1750
		ret = __gvt_cache_add(vgpu, gfn, *dma_addr, size);
1751 1752
		if (ret)
			goto err_unmap;
1753 1754 1755
	} else {
		kref_get(&entry->ref);
		*dma_addr = entry->dma_addr;
1756
	}
1757

1758
	mutex_unlock(&vgpu->cache_lock);
1759
	return 0;
1760 1761

err_unmap:
1762
	gvt_dma_unmap_page(vgpu, gfn, *dma_addr, size);
1763
err_unlock:
1764
	mutex_unlock(&vgpu->cache_lock);
1765
	return ret;
1766 1767
}

1768
int intel_gvt_dma_pin_guest_page(struct intel_vgpu *vgpu, dma_addr_t dma_addr)
1769 1770 1771 1772
{
	struct gvt_dma *entry;
	int ret = 0;

1773
	if (!vgpu->attached)
1774 1775
		return -ENODEV;

1776 1777
	mutex_lock(&vgpu->cache_lock);
	entry = __gvt_cache_find_dma_addr(vgpu, dma_addr);
1778 1779 1780 1781
	if (entry)
		kref_get(&entry->ref);
	else
		ret = -ENOMEM;
1782
	mutex_unlock(&vgpu->cache_lock);
1783 1784 1785 1786

	return ret;
}

1787 1788 1789 1790
static void __gvt_dma_release(struct kref *ref)
{
	struct gvt_dma *entry = container_of(ref, typeof(*entry), ref);

1791 1792
	gvt_dma_unmap_page(entry->vgpu, entry->gfn, entry->dma_addr,
			   entry->size);
1793 1794 1795
	__gvt_cache_remove_entry(entry->vgpu, entry);
}

1796
void intel_gvt_dma_unmap_guest_page(struct intel_vgpu *vgpu,
1797
		dma_addr_t dma_addr)
1798 1799 1800
{
	struct gvt_dma *entry;

1801
	if (!vgpu->attached)
1802 1803
		return;

1804
	mutex_lock(&vgpu->cache_lock);
1805
	entry = __gvt_cache_find_dma_addr(vgpu, dma_addr);
1806 1807
	if (entry)
		kref_put(&entry->ref, __gvt_dma_release);
1808
	mutex_unlock(&vgpu->cache_lock);
1809 1810
}

1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011
static void init_device_info(struct intel_gvt *gvt)
{
	struct intel_gvt_device_info *info = &gvt->device_info;
	struct pci_dev *pdev = to_pci_dev(gvt->gt->i915->drm.dev);

	info->max_support_vgpus = 8;
	info->cfg_space_size = PCI_CFG_SPACE_EXP_SIZE;
	info->mmio_size = 2 * 1024 * 1024;
	info->mmio_bar = 0;
	info->gtt_start_offset = 8 * 1024 * 1024;
	info->gtt_entry_size = 8;
	info->gtt_entry_size_shift = 3;
	info->gmadr_bytes_in_cmd = 8;
	info->max_surface_size = 36 * 1024 * 1024;
	info->msi_cap_offset = pdev->msi_cap;
}

static void intel_gvt_test_and_emulate_vblank(struct intel_gvt *gvt)
{
	struct intel_vgpu *vgpu;
	int id;

	mutex_lock(&gvt->lock);
	idr_for_each_entry((&(gvt)->vgpu_idr), (vgpu), (id)) {
		if (test_and_clear_bit(INTEL_GVT_REQUEST_EMULATE_VBLANK + id,
				       (void *)&gvt->service_request)) {
			if (vgpu->active)
				intel_vgpu_emulate_vblank(vgpu);
		}
	}
	mutex_unlock(&gvt->lock);
}

static int gvt_service_thread(void *data)
{
	struct intel_gvt *gvt = (struct intel_gvt *)data;
	int ret;

	gvt_dbg_core("service thread start\n");

	while (!kthread_should_stop()) {
		ret = wait_event_interruptible(gvt->service_thread_wq,
				kthread_should_stop() || gvt->service_request);

		if (kthread_should_stop())
			break;

		if (WARN_ONCE(ret, "service thread is waken up by signal.\n"))
			continue;

		intel_gvt_test_and_emulate_vblank(gvt);

		if (test_bit(INTEL_GVT_REQUEST_SCHED,
				(void *)&gvt->service_request) ||
			test_bit(INTEL_GVT_REQUEST_EVENT_SCHED,
					(void *)&gvt->service_request)) {
			intel_gvt_schedule(gvt);
		}
	}

	return 0;
}

static void clean_service_thread(struct intel_gvt *gvt)
{
	kthread_stop(gvt->service_thread);
}

static int init_service_thread(struct intel_gvt *gvt)
{
	init_waitqueue_head(&gvt->service_thread_wq);

	gvt->service_thread = kthread_run(gvt_service_thread,
			gvt, "gvt_service_thread");
	if (IS_ERR(gvt->service_thread)) {
		gvt_err("fail to start service thread.\n");
		return PTR_ERR(gvt->service_thread);
	}
	return 0;
}

/**
 * intel_gvt_clean_device - clean a GVT device
 * @i915: i915 private
 *
 * This function is called at the driver unloading stage, to free the
 * resources owned by a GVT device.
 *
 */
static void intel_gvt_clean_device(struct drm_i915_private *i915)
{
	struct intel_gvt *gvt = fetch_and_zero(&i915->gvt);

	if (drm_WARN_ON(&i915->drm, !gvt))
		return;

	mdev_unregister_device(i915->drm.dev);
	intel_gvt_cleanup_vgpu_type_groups(gvt);
	intel_gvt_destroy_idle_vgpu(gvt->idle_vgpu);
	intel_gvt_clean_vgpu_types(gvt);

	intel_gvt_debugfs_clean(gvt);
	clean_service_thread(gvt);
	intel_gvt_clean_cmd_parser(gvt);
	intel_gvt_clean_sched_policy(gvt);
	intel_gvt_clean_workload_scheduler(gvt);
	intel_gvt_clean_gtt(gvt);
	intel_gvt_free_firmware(gvt);
	intel_gvt_clean_mmio_info(gvt);
	idr_destroy(&gvt->vgpu_idr);

	kfree(i915->gvt);
}

/**
 * intel_gvt_init_device - initialize a GVT device
 * @i915: drm i915 private data
 *
 * This function is called at the initialization stage, to initialize
 * necessary GVT components.
 *
 * Returns:
 * Zero on success, negative error code if failed.
 *
 */
static int intel_gvt_init_device(struct drm_i915_private *i915)
{
	struct intel_gvt *gvt;
	struct intel_vgpu *vgpu;
	int ret;

	if (drm_WARN_ON(&i915->drm, i915->gvt))
		return -EEXIST;

	gvt = kzalloc(sizeof(struct intel_gvt), GFP_KERNEL);
	if (!gvt)
		return -ENOMEM;

	gvt_dbg_core("init gvt device\n");

	idr_init_base(&gvt->vgpu_idr, 1);
	spin_lock_init(&gvt->scheduler.mmio_context_lock);
	mutex_init(&gvt->lock);
	mutex_init(&gvt->sched_lock);
	gvt->gt = to_gt(i915);
	i915->gvt = gvt;

	init_device_info(gvt);

	ret = intel_gvt_setup_mmio_info(gvt);
	if (ret)
		goto out_clean_idr;

	intel_gvt_init_engine_mmio_context(gvt);

	ret = intel_gvt_load_firmware(gvt);
	if (ret)
		goto out_clean_mmio_info;

	ret = intel_gvt_init_irq(gvt);
	if (ret)
		goto out_free_firmware;

	ret = intel_gvt_init_gtt(gvt);
	if (ret)
		goto out_free_firmware;

	ret = intel_gvt_init_workload_scheduler(gvt);
	if (ret)
		goto out_clean_gtt;

	ret = intel_gvt_init_sched_policy(gvt);
	if (ret)
		goto out_clean_workload_scheduler;

	ret = intel_gvt_init_cmd_parser(gvt);
	if (ret)
		goto out_clean_sched_policy;

	ret = init_service_thread(gvt);
	if (ret)
		goto out_clean_cmd_parser;

	ret = intel_gvt_init_vgpu_types(gvt);
	if (ret)
		goto out_clean_thread;

	vgpu = intel_gvt_create_idle_vgpu(gvt);
	if (IS_ERR(vgpu)) {
		ret = PTR_ERR(vgpu);
		gvt_err("failed to create idle vgpu\n");
		goto out_clean_types;
	}
	gvt->idle_vgpu = vgpu;

	intel_gvt_debugfs_init(gvt);

	ret = intel_gvt_init_vgpu_type_groups(gvt);
	if (ret)
		goto out_destroy_idle_vgpu;

2012
	ret = mdev_register_device(i915->drm.dev, &intel_vgpu_mdev_driver);
2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061
	if (ret)
		goto out_cleanup_vgpu_type_groups;

	gvt_dbg_core("gvt device initialization is done\n");
	return 0;

out_cleanup_vgpu_type_groups:
	intel_gvt_cleanup_vgpu_type_groups(gvt);
out_destroy_idle_vgpu:
	intel_gvt_destroy_idle_vgpu(gvt->idle_vgpu);
	intel_gvt_debugfs_clean(gvt);
out_clean_types:
	intel_gvt_clean_vgpu_types(gvt);
out_clean_thread:
	clean_service_thread(gvt);
out_clean_cmd_parser:
	intel_gvt_clean_cmd_parser(gvt);
out_clean_sched_policy:
	intel_gvt_clean_sched_policy(gvt);
out_clean_workload_scheduler:
	intel_gvt_clean_workload_scheduler(gvt);
out_clean_gtt:
	intel_gvt_clean_gtt(gvt);
out_free_firmware:
	intel_gvt_free_firmware(gvt);
out_clean_mmio_info:
	intel_gvt_clean_mmio_info(gvt);
out_clean_idr:
	idr_destroy(&gvt->vgpu_idr);
	kfree(gvt);
	i915->gvt = NULL;
	return ret;
}

static void intel_gvt_pm_resume(struct drm_i915_private *i915)
{
	struct intel_gvt *gvt = i915->gvt;

	intel_gvt_restore_fence(gvt);
	intel_gvt_restore_mmio(gvt);
	intel_gvt_restore_ggtt(gvt);
}

static const struct intel_vgpu_ops intel_gvt_vgpu_ops = {
	.init_device	= intel_gvt_init_device,
	.clean_device	= intel_gvt_clean_device,
	.pm_resume	= intel_gvt_pm_resume,
};

2062 2063
static int __init kvmgt_init(void)
{
2064 2065 2066 2067 2068 2069 2070 2071 2072 2073
	int ret;

	ret = intel_gvt_set_ops(&intel_gvt_vgpu_ops);
	if (ret)
		return ret;

	ret = mdev_register_driver(&intel_vgpu_mdev_driver);
	if (ret)
		intel_gvt_clear_ops(&intel_gvt_vgpu_ops);
	return ret;
2074 2075 2076 2077
}

static void __exit kvmgt_exit(void)
{
2078
	mdev_unregister_driver(&intel_vgpu_mdev_driver);
2079
	intel_gvt_clear_ops(&intel_gvt_vgpu_ops);
2080 2081 2082 2083 2084 2085 2086
}

module_init(kvmgt_init);
module_exit(kvmgt_exit);

MODULE_LICENSE("GPL and additional rights");
MODULE_AUTHOR("Intel Corporation");