io.h 5.1 KB
Newer Older
1
/* SPDX-License-Identifier: GPL-2.0-only */
2 3 4 5 6 7 8 9 10 11
/*
 * Based on arch/arm/include/asm/io.h
 *
 * Copyright (C) 1996-2000 Russell King
 * Copyright (C) 2012 ARM Ltd.
 */
#ifndef __ASM_IO_H
#define __ASM_IO_H

#include <linux/types.h>
12
#include <linux/pgtable.h>
13 14 15

#include <asm/byteorder.h>
#include <asm/barrier.h>
16
#include <asm/memory.h>
17
#include <asm/early_ioremap.h>
18 19
#include <asm/alternative.h>
#include <asm/cpufeature.h>
20 21 22 23

/*
 * Generic IO read/write.  These perform native-endian accesses.
 */
24
#define __raw_writeb __raw_writeb
25 26
static inline void __raw_writeb(u8 val, volatile void __iomem *addr)
{
27
	asm volatile("strb %w0, [%1]" : : "rZ" (val), "r" (addr));
28 29
}

30
#define __raw_writew __raw_writew
31 32
static inline void __raw_writew(u16 val, volatile void __iomem *addr)
{
33
	asm volatile("strh %w0, [%1]" : : "rZ" (val), "r" (addr));
34 35
}

36
#define __raw_writel __raw_writel
37
static __always_inline void __raw_writel(u32 val, volatile void __iomem *addr)
38
{
39
	asm volatile("str %w0, [%1]" : : "rZ" (val), "r" (addr));
40 41
}

42
#define __raw_writeq __raw_writeq
43 44
static inline void __raw_writeq(u64 val, volatile void __iomem *addr)
{
45
	asm volatile("str %x0, [%1]" : : "rZ" (val), "r" (addr));
46 47
}

48
#define __raw_readb __raw_readb
49 50 51
static inline u8 __raw_readb(const volatile void __iomem *addr)
{
	u8 val;
52 53 54 55
	asm volatile(ALTERNATIVE("ldrb %w0, [%1]",
				 "ldarb %w0, [%1]",
				 ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE)
		     : "=r" (val) : "r" (addr));
56 57 58
	return val;
}

59
#define __raw_readw __raw_readw
60 61 62
static inline u16 __raw_readw(const volatile void __iomem *addr)
{
	u16 val;
63 64 65 66 67

	asm volatile(ALTERNATIVE("ldrh %w0, [%1]",
				 "ldarh %w0, [%1]",
				 ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE)
		     : "=r" (val) : "r" (addr));
68 69 70
	return val;
}

71
#define __raw_readl __raw_readl
72
static __always_inline u32 __raw_readl(const volatile void __iomem *addr)
73 74
{
	u32 val;
75 76 77 78
	asm volatile(ALTERNATIVE("ldr %w0, [%1]",
				 "ldar %w0, [%1]",
				 ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE)
		     : "=r" (val) : "r" (addr));
79 80 81
	return val;
}

82
#define __raw_readq __raw_readq
83 84 85
static inline u64 __raw_readq(const volatile void __iomem *addr)
{
	u64 val;
86 87 88 89
	asm volatile(ALTERNATIVE("ldr %0, [%1]",
				 "ldar %0, [%1]",
				 ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE)
		     : "=r" (val) : "r" (addr));
90 91 92 93
	return val;
}

/* IO barriers */
94
#define __io_ar(v)							\
95 96 97
({									\
	unsigned long tmp;						\
									\
98
	dma_rmb();								\
99 100 101 102 103 104 105 106
									\
	/*								\
	 * Create a dummy control dependency from the IO read to any	\
	 * later instructions. This ensures that a subsequent call to	\
	 * udelay() will be ordered due to the ISB in get_cycles().	\
	 */								\
	asm volatile("eor	%0, %1, %1\n"				\
		     "cbnz	%0, ."					\
107 108
		     : "=r" (tmp) : "r" ((unsigned long)(v))		\
		     : "memory");					\
109 110
})

111 112 113
#define __io_bw()		dma_wmb()
#define __io_br(v)
#define __io_aw(v)
114

115 116 117 118
/* arm64-specific, don't use in portable drivers */
#define __iormb(v)		__io_ar(v)
#define __iowmb()		__io_bw()
#define __iomb()		dma_mb()
119 120 121 122

/*
 *  I/O port access primitives.
 */
123
#define arch_has_dev_port()	(1)
124 125
#define IO_SPACE_LIMIT		(PCI_IO_SIZE - 1)
#define PCI_IOBASE		((void __iomem *)PCI_IO_START)
126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141

/*
 * String version of I/O memory access operations.
 */
extern void __memcpy_fromio(void *, const volatile void __iomem *, size_t);
extern void __memcpy_toio(volatile void __iomem *, const void *, size_t);
extern void __memset_io(volatile void __iomem *, int, size_t);

#define memset_io(c,v,l)	__memset_io((c),(v),(l))
#define memcpy_fromio(a,c,l)	__memcpy_fromio((a),(c),(l))
#define memcpy_toio(c,a,l)	__memcpy_toio((c),(a),(l))

/*
 * I/O memory mapping functions.
 */
extern void __iomem *__ioremap(phys_addr_t phys_addr, size_t size, pgprot_t prot);
142
extern void iounmap(volatile void __iomem *addr);
143
extern void __iomem *ioremap_cache(phys_addr_t phys_addr, size_t size);
144

145 146
#define ioremap(addr, size)		__ioremap((addr), (size), __pgprot(PROT_DEVICE_nGnRE))
#define ioremap_wc(addr, size)		__ioremap((addr), (size), __pgprot(PROT_NORMAL_NC))
147
#define ioremap_np(addr, size)		__ioremap((addr), (size), __pgprot(PROT_DEVICE_nGnRnE))
148

149
/*
150
 * io{read,write}{16,32,64}be() macros
151
 */
152 153 154
#define ioread16be(p)		({ __u16 __v = be16_to_cpu((__force __be16)__raw_readw(p)); __iormb(__v); __v; })
#define ioread32be(p)		({ __u32 __v = be32_to_cpu((__force __be32)__raw_readl(p)); __iormb(__v); __v; })
#define ioread64be(p)		({ __u64 __v = be64_to_cpu((__force __be64)__raw_readq(p)); __iormb(__v); __v; })
155

156 157
#define iowrite16be(v,p)	({ __iowmb(); __raw_writew((__force __u16)cpu_to_be16(v), p); })
#define iowrite32be(v,p)	({ __iowmb(); __raw_writel((__force __u32)cpu_to_be32(v), p); })
158
#define iowrite64be(v,p)	({ __iowmb(); __raw_writeq((__force __u64)cpu_to_be64(v), p); })
159

160 161 162 163 164 165 166 167 168 169
#include <asm-generic/io.h>

/*
 * More restrictive address range checking than the default implementation
 * (PHYS_OFFSET and PHYS_MASK taken into account).
 */
#define ARCH_HAS_VALID_PHYS_ADDR_RANGE
extern int valid_phys_addr_range(phys_addr_t addr, size_t size);
extern int valid_mmap_phys_addr_range(unsigned long pfn, size_t size);

170 171 172 173
extern bool arch_memremap_can_ram_remap(resource_size_t offset, size_t size,
					unsigned long flags);
#define arch_memremap_can_ram_remap arch_memremap_can_ram_remap

174
#endif	/* __ASM_IO_H */