intel-agp.c 69.8 KB
Newer Older
Linus Torvalds's avatar
Linus Torvalds committed
1 2 3 4 5 6 7
/*
 * Intel AGPGART routines.
 */

#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
8
#include <linux/kernel.h>
Linus Torvalds's avatar
Linus Torvalds committed
9 10 11 12
#include <linux/pagemap.h>
#include <linux/agp_backend.h>
#include "agp.h"

13 14
#define PCI_DEVICE_ID_INTEL_E7221_HB	0x2588
#define PCI_DEVICE_ID_INTEL_E7221_IG	0x258a
15 16
#define PCI_DEVICE_ID_INTEL_82946GZ_HB      0x2970
#define PCI_DEVICE_ID_INTEL_82946GZ_IG      0x2972
17 18
#define PCI_DEVICE_ID_INTEL_82G35_HB     0x2980
#define PCI_DEVICE_ID_INTEL_82G35_IG     0x2982
19 20 21 22
#define PCI_DEVICE_ID_INTEL_82965Q_HB       0x2990
#define PCI_DEVICE_ID_INTEL_82965Q_IG       0x2992
#define PCI_DEVICE_ID_INTEL_82965G_HB       0x29A0
#define PCI_DEVICE_ID_INTEL_82965G_IG       0x29A2
23 24
#define PCI_DEVICE_ID_INTEL_82965GM_HB      0x2A00
#define PCI_DEVICE_ID_INTEL_82965GM_IG      0x2A02
25
#define PCI_DEVICE_ID_INTEL_82965GME_HB     0x2A10
26
#define PCI_DEVICE_ID_INTEL_82965GME_IG     0x2A12
27
#define PCI_DEVICE_ID_INTEL_82945GME_HB     0x27AC
28
#define PCI_DEVICE_ID_INTEL_82945GME_IG     0x27AE
29 30 31 32 33 34
#define PCI_DEVICE_ID_INTEL_G33_HB          0x29C0
#define PCI_DEVICE_ID_INTEL_G33_IG          0x29C2
#define PCI_DEVICE_ID_INTEL_Q35_HB          0x29B0
#define PCI_DEVICE_ID_INTEL_Q35_IG          0x29B2
#define PCI_DEVICE_ID_INTEL_Q33_HB          0x29D0
#define PCI_DEVICE_ID_INTEL_Q33_IG          0x29D2
35 36
#define PCI_DEVICE_ID_INTEL_GM45_HB         0x2A40
#define PCI_DEVICE_ID_INTEL_GM45_IG         0x2A42
37 38 39 40 41 42
#define PCI_DEVICE_ID_INTEL_IGD_E_HB        0x2E00
#define PCI_DEVICE_ID_INTEL_IGD_E_IG        0x2E02
#define PCI_DEVICE_ID_INTEL_Q45_HB          0x2E10
#define PCI_DEVICE_ID_INTEL_Q45_IG          0x2E12
#define PCI_DEVICE_ID_INTEL_G45_HB          0x2E20
#define PCI_DEVICE_ID_INTEL_G45_IG          0x2E22
43

44 45 46 47 48 49 50 51
/* cover 915 and 945 variants */
#define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)

52
#define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
53 54 55 56
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
57
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
58

59 60 61
#define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB)
62

63 64
#define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_E_HB || \
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
65 66
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB)
67

68 69 70
extern int agp_memory_reserved;


Linus Torvalds's avatar
Linus Torvalds committed
71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92
/* Intel 815 register */
#define INTEL_815_APCONT	0x51
#define INTEL_815_ATTBASE_MASK	~0x1FFFFFFF

/* Intel i820 registers */
#define INTEL_I820_RDCR		0x51
#define INTEL_I820_ERRSTS	0xc8

/* Intel i840 registers */
#define INTEL_I840_MCHCFG	0x50
#define INTEL_I840_ERRSTS	0xc8

/* Intel i850 registers */
#define INTEL_I850_MCHCFG	0x50
#define INTEL_I850_ERRSTS	0xc8

/* intel 915G registers */
#define I915_GMADDR	0x18
#define I915_MMADDR	0x10
#define I915_PTEADDR	0x1C
#define I915_GMCH_GMS_STOLEN_48M	(0x6 << 4)
#define I915_GMCH_GMS_STOLEN_64M	(0x7 << 4)
93 94 95 96 97 98 99
#define G33_GMCH_GMS_STOLEN_128M	(0x8 << 4)
#define G33_GMCH_GMS_STOLEN_256M	(0x9 << 4)
#define INTEL_GMCH_GMS_STOLEN_96M	(0xa << 4)
#define INTEL_GMCH_GMS_STOLEN_160M	(0xb << 4)
#define INTEL_GMCH_GMS_STOLEN_224M	(0xc << 4)
#define INTEL_GMCH_GMS_STOLEN_352M	(0xd << 4)

100
#define I915_IFPADDR    0x60
Linus Torvalds's avatar
Linus Torvalds committed
101

102 103
/* Intel 965G registers */
#define I965_MSAC 0x62
104
#define I965_IFPADDR    0x70
Linus Torvalds's avatar
Linus Torvalds committed
105 106 107 108 109 110 111 112 113 114

/* Intel 7505 registers */
#define INTEL_I7505_APSIZE	0x74
#define INTEL_I7505_NCAPID	0x60
#define INTEL_I7505_NISTAT	0x6c
#define INTEL_I7505_ATTBASE	0x78
#define INTEL_I7505_ERRSTS	0x42
#define INTEL_I7505_AGPCTRL	0x70
#define INTEL_I7505_MCHCFG	0x50

115
static const struct aper_size_info_fixed intel_i810_sizes[] =
Linus Torvalds's avatar
Linus Torvalds committed
116 117 118 119 120 121 122 123
{
	{64, 16384, 4},
	/* The 32M mode still requires a 64k gatt */
	{32, 8192, 4}
};

#define AGP_DCACHE_MEMORY	1
#define AGP_PHYS_MEMORY		2
124
#define INTEL_AGP_CACHED_MEMORY 3
Linus Torvalds's avatar
Linus Torvalds committed
125 126 127 128 129

static struct gatt_mask intel_i810_masks[] =
{
	{.mask = I810_PTE_VALID, .type = 0},
	{.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
130 131 132
	{.mask = I810_PTE_VALID, .type = 0},
	{.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
	 .type = INTEL_AGP_CACHED_MEMORY}
Linus Torvalds's avatar
Linus Torvalds committed
133 134
};

135 136 137 138
static struct _intel_private {
	struct pci_dev *pcidev;	/* device one */
	u8 __iomem *registers;
	u32 __iomem *gtt;		/* I915G */
Linus Torvalds's avatar
Linus Torvalds committed
139
	int num_dcache_entries;
140 141 142 143 144 145
	/* gtt_entries is the number of gtt entries that are already mapped
	 * to stolen memory.  Stolen memory is larger than the memory mapped
	 * through gtt_entries, as it includes some reserved space for the BIOS
	 * popup and for the GTT.
	 */
	int gtt_entries;			/* i830+ */
146 147 148 149 150
	union {
		void __iomem *i9xx_flush_page;
		void *i8xx_flush_page;
	};
	struct page *i8xx_page;
151
	struct resource ifp_resource;
152
	int resource_valid;
153
} intel_private;
Linus Torvalds's avatar
Linus Torvalds committed
154 155 156 157 158 159 160 161 162 163

static int intel_i810_fetch_size(void)
{
	u32 smram_miscc;
	struct aper_size_info_fixed *values;

	pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
	values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);

	if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
164
		dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
Linus Torvalds's avatar
Linus Torvalds committed
165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
		return 0;
	}
	if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
		agp_bridge->previous_size =
			agp_bridge->current_size = (void *) (values + 1);
		agp_bridge->aperture_size_idx = 1;
		return values[1].size;
	} else {
		agp_bridge->previous_size =
			agp_bridge->current_size = (void *) (values);
		agp_bridge->aperture_size_idx = 0;
		return values[0].size;
	}

	return 0;
}

static int intel_i810_configure(void)
{
	struct aper_size_info_fixed *current_size;
	u32 temp;
	int i;

	current_size = A_SIZE_FIX(agp_bridge->current_size);

190 191
	if (!intel_private.registers) {
		pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
192 193
		temp &= 0xfff80000;

194 195
		intel_private.registers = ioremap(temp, 128 * 4096);
		if (!intel_private.registers) {
196 197
			dev_err(&intel_private.pcidev->dev,
				"can't remap memory\n");
198 199
			return -ENOMEM;
		}
Linus Torvalds's avatar
Linus Torvalds committed
200 201
	}

202
	if ((readl(intel_private.registers+I810_DRAM_CTL)
Linus Torvalds's avatar
Linus Torvalds committed
203 204
		& I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
		/* This will need to be dynamically assigned */
205 206
		dev_info(&intel_private.pcidev->dev,
			 "detected 4MB dedicated video ram\n");
207
		intel_private.num_dcache_entries = 1024;
Linus Torvalds's avatar
Linus Torvalds committed
208
	}
209
	pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
Linus Torvalds's avatar
Linus Torvalds committed
210
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
211 212
	writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
	readl(intel_private.registers+I810_PGETBL_CTL);	/* PCI Posting. */
Linus Torvalds's avatar
Linus Torvalds committed
213 214 215

	if (agp_bridge->driver->needs_scratch_page) {
		for (i = 0; i < current_size->num_entries; i++) {
216
			writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds's avatar
Linus Torvalds committed
217
		}
218
		readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));	/* PCI posting. */
Linus Torvalds's avatar
Linus Torvalds committed
219 220 221 222 223 224 225
	}
	global_cache_flush();
	return 0;
}

static void intel_i810_cleanup(void)
{
226 227 228
	writel(0, intel_private.registers+I810_PGETBL_CTL);
	readl(intel_private.registers);	/* PCI Posting. */
	iounmap(intel_private.registers);
Linus Torvalds's avatar
Linus Torvalds committed
229 230 231 232 233 234 235 236 237 238 239 240 241 242 243
}

static void intel_i810_tlbflush(struct agp_memory *mem)
{
	return;
}

static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
{
	return;
}

/* Exists to support ARGB cursors */
static void *i8xx_alloc_pages(void)
{
244
	struct page *page;
Linus Torvalds's avatar
Linus Torvalds committed
245

246
	page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
Linus Torvalds's avatar
Linus Torvalds committed
247 248 249
	if (page == NULL)
		return NULL;

250 251
	if (set_pages_uc(page, 4) < 0) {
		set_pages_wb(page, 4);
252
		__free_pages(page, 2);
Linus Torvalds's avatar
Linus Torvalds committed
253 254 255 256 257 258 259 260 261 262 263 264 265 266 267
		return NULL;
	}
	get_page(page);
	atomic_inc(&agp_bridge->current_memory_agp);
	return page_address(page);
}

static void i8xx_destroy_pages(void *addr)
{
	struct page *page;

	if (addr == NULL)
		return;

	page = virt_to_page(addr);
268
	set_pages_wb(page, 4);
Linus Torvalds's avatar
Linus Torvalds committed
269
	put_page(page);
270
	__free_pages(page, 2);
Linus Torvalds's avatar
Linus Torvalds committed
271 272 273
	atomic_dec(&agp_bridge->current_memory_agp);
}

274 275 276 277 278 279 280 281 282 283 284
static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
					int type)
{
	if (type < AGP_USER_TYPES)
		return type;
	else if (type == AGP_USER_CACHED_MEMORY)
		return INTEL_AGP_CACHED_MEMORY;
	else
		return 0;
}

Linus Torvalds's avatar
Linus Torvalds committed
285 286 287 288 289
static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
				int type)
{
	int i, j, num_entries;
	void *temp;
290 291
	int ret = -EINVAL;
	int mask_type;
Linus Torvalds's avatar
Linus Torvalds committed
292

293
	if (mem->page_count == 0)
294
		goto out;
295

Linus Torvalds's avatar
Linus Torvalds committed
296 297 298
	temp = agp_bridge->current_size;
	num_entries = A_SIZE_FIX(temp)->num_entries;

299
	if ((pg_start + mem->page_count) > num_entries)
300
		goto out_err;
301

Linus Torvalds's avatar
Linus Torvalds committed
302

303 304 305 306
	for (j = pg_start; j < (pg_start + mem->page_count); j++) {
		if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
			ret = -EBUSY;
			goto out_err;
Linus Torvalds's avatar
Linus Torvalds committed
307 308 309
		}
	}

310 311
	if (type != mem->type)
		goto out_err;
312

313 314 315 316 317 318 319 320
	mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);

	switch (mask_type) {
	case AGP_DCACHE_MEMORY:
		if (!mem->is_flushed)
			global_cache_flush();
		for (i = pg_start; i < (pg_start + mem->page_count); i++) {
			writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
321
			       intel_private.registers+I810_PTE_BASE+(i*4));
322
		}
323
		readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
324 325 326 327 328 329 330 331 332
		break;
	case AGP_PHYS_MEMORY:
	case AGP_NORMAL_MEMORY:
		if (!mem->is_flushed)
			global_cache_flush();
		for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
			writel(agp_bridge->driver->mask_memory(agp_bridge,
							       mem->memory[i],
							       mask_type),
333
			       intel_private.registers+I810_PTE_BASE+(j*4));
334
		}
335
		readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
336 337 338
		break;
	default:
		goto out_err;
Linus Torvalds's avatar
Linus Torvalds committed
339 340 341
	}

	agp_bridge->driver->tlb_flush(mem);
342 343 344
out:
	ret = 0;
out_err:
Dave Airlie's avatar
Dave Airlie committed
345
	mem->is_flushed = true;
346
	return ret;
Linus Torvalds's avatar
Linus Torvalds committed
347 348 349 350 351 352 353
}

static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
				int type)
{
	int i;

354 355 356
	if (mem->page_count == 0)
		return 0;

Linus Torvalds's avatar
Linus Torvalds committed
357
	for (i = pg_start; i < (mem->page_count + pg_start); i++) {
358
		writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds's avatar
Linus Torvalds committed
359
	}
360
	readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
Linus Torvalds's avatar
Linus Torvalds committed
361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393

	agp_bridge->driver->tlb_flush(mem);
	return 0;
}

/*
 * The i810/i830 requires a physical address to program its mouse
 * pointer into hardware.
 * However the Xserver still writes to it through the agp aperture.
 */
static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
{
	struct agp_memory *new;
	void *addr;

	switch (pg_count) {
	case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
		break;
	case 4:
		/* kludge to get 4 physical pages for ARGB cursor */
		addr = i8xx_alloc_pages();
		break;
	default:
		return NULL;
	}

	if (addr == NULL)
		return NULL;

	new = agp_create_memory(pg_count);
	if (new == NULL)
		return NULL;

Keir Fraser's avatar
Keir Fraser committed
394
	new->memory[0] = virt_to_gart(addr);
Linus Torvalds's avatar
Linus Torvalds committed
395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412
	if (pg_count == 4) {
		/* kludge to get 4 physical pages for ARGB cursor */
		new->memory[1] = new->memory[0] + PAGE_SIZE;
		new->memory[2] = new->memory[1] + PAGE_SIZE;
		new->memory[3] = new->memory[2] + PAGE_SIZE;
	}
	new->page_count = pg_count;
	new->num_scratch_pages = pg_count;
	new->type = AGP_PHYS_MEMORY;
	new->physical = new->memory[0];
	return new;
}

static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
{
	struct agp_memory *new;

	if (type == AGP_DCACHE_MEMORY) {
413
		if (pg_count != intel_private.num_dcache_entries)
Linus Torvalds's avatar
Linus Torvalds committed
414 415 416 417 418 419 420 421 422
			return NULL;

		new = agp_create_memory(1);
		if (new == NULL)
			return NULL;

		new->type = AGP_DCACHE_MEMORY;
		new->page_count = pg_count;
		new->num_scratch_pages = 0;
423
		agp_free_page_array(new);
Linus Torvalds's avatar
Linus Torvalds committed
424 425 426 427 428 429 430 431 432 433
		return new;
	}
	if (type == AGP_PHYS_MEMORY)
		return alloc_agpphysmem_i8xx(pg_count, type);
	return NULL;
}

static void intel_i810_free_by_type(struct agp_memory *curr)
{
	agp_free_key(curr->key);
434
	if (curr->type == AGP_PHYS_MEMORY) {
Linus Torvalds's avatar
Linus Torvalds committed
435
		if (curr->page_count == 4)
Keir Fraser's avatar
Keir Fraser committed
436
			i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
437
		else {
438 439 440
			void *va = gart_to_virt(curr->memory[0]);

			agp_bridge->driver->agp_destroy_page(va,
441
							     AGP_PAGE_DESTROY_UNMAP);
442
			agp_bridge->driver->agp_destroy_page(va,
443
							     AGP_PAGE_DESTROY_FREE);
444
		}
445
		agp_free_page_array(curr);
Linus Torvalds's avatar
Linus Torvalds committed
446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462
	}
	kfree(curr);
}

static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
	unsigned long addr, int type)
{
	/* Type checking must be done elsewhere */
	return addr | bridge->driver->masks[type].mask;
}

static struct aper_size_info_fixed intel_i830_sizes[] =
{
	{128, 32768, 5},
	/* The 64M mode still requires a 128k gatt */
	{64, 16384, 5},
	{256, 65536, 6},
463
	{512, 131072, 7},
Linus Torvalds's avatar
Linus Torvalds committed
464 465 466 467 468 469 470 471 472
};

static void intel_i830_init_gtt_entries(void)
{
	u16 gmch_ctrl;
	int gtt_entries;
	u8 rdct;
	int local = 0;
	static const int ddt[4] = { 0, 16, 32, 64 };
473
	int size; /* reserved space (in kb) at the top of stolen memory */
Linus Torvalds's avatar
Linus Torvalds committed
474

475
	pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds's avatar
Linus Torvalds committed
476

477 478
	if (IS_I965) {
		u32 pgetbl_ctl;
479
		pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
480 481 482 483 484 485 486 487 488 489 490 491 492 493 494

		/* The 965 has a field telling us the size of the GTT,
		 * which may be larger than what is necessary to map the
		 * aperture.
		 */
		switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
		case I965_PGETBL_SIZE_128KB:
			size = 128;
			break;
		case I965_PGETBL_SIZE_256KB:
			size = 256;
			break;
		case I965_PGETBL_SIZE_512KB:
			size = 512;
			break;
Zhenyu Wang's avatar
Zhenyu Wang committed
495 496 497 498 499 500 501 502 503
		case I965_PGETBL_SIZE_1MB:
			size = 1024;
			break;
		case I965_PGETBL_SIZE_2MB:
			size = 2048;
			break;
		case I965_PGETBL_SIZE_1_5MB:
			size = 1024 + 512;
			break;
504
		default:
505 506
			dev_info(&intel_private.pcidev->dev,
				 "unknown page table size, assuming 512KB\n");
507 508 509
			size = 512;
		}
		size += 4; /* add in BIOS popup space */
510 511 512 513 514 515 516 517 518 519
	} else if (IS_G33) {
	/* G33's GTT size defined in gmch_ctrl */
		switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
		case G33_PGETBL_SIZE_1M:
			size = 1024;
			break;
		case G33_PGETBL_SIZE_2M:
			size = 2048;
			break;
		default:
520 521
			dev_info(&agp_bridge->dev->dev,
				 "unknown page table size 0x%x, assuming 512KB\n",
522 523 524 525
				(gmch_ctrl & G33_PGETBL_SIZE_MASK));
			size = 512;
		}
		size += 4;
526 527
	} else if (IS_G4X) {
		/* On 4 series hardware, GTT stolen is separate from graphics
528 529 530 531
		 * stolen, ignore it in stolen gtt entries counting.  However,
		 * 4KB of the stolen memory doesn't get mapped to the GTT.
		 */
		size = 4;
532 533 534 535 536 537
	} else {
		/* On previous hardware, the GTT size was just what was
		 * required to map the aperture.
		 */
		size = agp_bridge->driver->fetch_size() + 4;
	}
Linus Torvalds's avatar
Linus Torvalds committed
538 539 540 541 542 543 544 545 546 547 548 549 550 551

	if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
	    agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
		switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
		case I830_GMCH_GMS_STOLEN_512:
			gtt_entries = KB(512) - KB(size);
			break;
		case I830_GMCH_GMS_STOLEN_1024:
			gtt_entries = MB(1) - KB(size);
			break;
		case I830_GMCH_GMS_STOLEN_8192:
			gtt_entries = MB(8) - KB(size);
			break;
		case I830_GMCH_GMS_LOCAL:
552
			rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
Linus Torvalds's avatar
Linus Torvalds committed
553 554 555 556 557 558 559 560 561
			gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
					MB(ddt[I830_RDRAM_DDT(rdct)]);
			local = 1;
			break;
		default:
			gtt_entries = 0;
			break;
		}
	} else {
562
		switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
Linus Torvalds's avatar
Linus Torvalds committed
563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
		case I855_GMCH_GMS_STOLEN_1M:
			gtt_entries = MB(1) - KB(size);
			break;
		case I855_GMCH_GMS_STOLEN_4M:
			gtt_entries = MB(4) - KB(size);
			break;
		case I855_GMCH_GMS_STOLEN_8M:
			gtt_entries = MB(8) - KB(size);
			break;
		case I855_GMCH_GMS_STOLEN_16M:
			gtt_entries = MB(16) - KB(size);
			break;
		case I855_GMCH_GMS_STOLEN_32M:
			gtt_entries = MB(32) - KB(size);
			break;
		case I915_GMCH_GMS_STOLEN_48M:
			/* Check it's really I915G */
580
			if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
Linus Torvalds's avatar
Linus Torvalds committed
581 582 583 584 585 586
				gtt_entries = MB(48) - KB(size);
			else
				gtt_entries = 0;
			break;
		case I915_GMCH_GMS_STOLEN_64M:
			/* Check it's really I915G */
587
			if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
Linus Torvalds's avatar
Linus Torvalds committed
588 589 590
				gtt_entries = MB(64) - KB(size);
			else
				gtt_entries = 0;
591 592
			break;
		case G33_GMCH_GMS_STOLEN_128M:
593
			if (IS_G33 || IS_I965 || IS_G4X)
594 595 596 597 598
				gtt_entries = MB(128) - KB(size);
			else
				gtt_entries = 0;
			break;
		case G33_GMCH_GMS_STOLEN_256M:
599
			if (IS_G33 || IS_I965 || IS_G4X)
600 601 602 603
				gtt_entries = MB(256) - KB(size);
			else
				gtt_entries = 0;
			break;
604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627
		case INTEL_GMCH_GMS_STOLEN_96M:
			if (IS_I965 || IS_G4X)
				gtt_entries = MB(96) - KB(size);
			else
				gtt_entries = 0;
			break;
		case INTEL_GMCH_GMS_STOLEN_160M:
			if (IS_I965 || IS_G4X)
				gtt_entries = MB(160) - KB(size);
			else
				gtt_entries = 0;
			break;
		case INTEL_GMCH_GMS_STOLEN_224M:
			if (IS_I965 || IS_G4X)
				gtt_entries = MB(224) - KB(size);
			else
				gtt_entries = 0;
			break;
		case INTEL_GMCH_GMS_STOLEN_352M:
			if (IS_I965 || IS_G4X)
				gtt_entries = MB(352) - KB(size);
			else
				gtt_entries = 0;
			break;
Linus Torvalds's avatar
Linus Torvalds committed
628 629 630 631 632 633
		default:
			gtt_entries = 0;
			break;
		}
	}
	if (gtt_entries > 0)
634
		dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
Linus Torvalds's avatar
Linus Torvalds committed
635 636
		       gtt_entries / KB(1), local ? "local" : "stolen");
	else
637 638
		dev_info(&agp_bridge->dev->dev,
		       "no pre-allocated video memory detected\n");
Linus Torvalds's avatar
Linus Torvalds committed
639 640
	gtt_entries /= KB(4);

641
	intel_private.gtt_entries = gtt_entries;
Linus Torvalds's avatar
Linus Torvalds committed
642 643
}

644 645 646 647 648 649 650
static void intel_i830_fini_flush(void)
{
	kunmap(intel_private.i8xx_page);
	intel_private.i8xx_flush_page = NULL;
	unmap_page_from_agp(intel_private.i8xx_page);

	__free_page(intel_private.i8xx_page);
651
	intel_private.i8xx_page = NULL;
652 653 654 655
}

static void intel_i830_setup_flush(void)
{
656 657 658
	/* return if we've already set the flush mechanism up */
	if (intel_private.i8xx_page)
		return;
659 660

	intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
661
	if (!intel_private.i8xx_page)
662 663 664 665 666 667 668 669 670 671 672 673 674 675 676
		return;

	/* make page uncached */
	map_page_into_agp(intel_private.i8xx_page);

	intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
	if (!intel_private.i8xx_flush_page)
		intel_i830_fini_flush();
}

static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
{
	unsigned int *pg = intel_private.i8xx_flush_page;
	int i;

677
	for (i = 0; i < 256; i += 2)
678
		*(pg + i) = i;
679

680 681 682
	wmb();
}

Linus Torvalds's avatar
Linus Torvalds committed
683 684 685 686 687 688 689 690 691 692 693 694 695 696 697
/* The intel i830 automatically initializes the agp aperture during POST.
 * Use the memory already set aside for in the GTT.
 */
static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
{
	int page_order;
	struct aper_size_info_fixed *size;
	int num_entries;
	u32 temp;

	size = agp_bridge->current_size;
	page_order = size->page_order;
	num_entries = size->num_entries;
	agp_bridge->gatt_table_real = NULL;

698
	pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
Linus Torvalds's avatar
Linus Torvalds committed
699 700
	temp &= 0xfff80000;

701
	intel_private.registers = ioremap(temp, 128 * 4096);
702
	if (!intel_private.registers)
Linus Torvalds's avatar
Linus Torvalds committed
703 704
		return -ENOMEM;

705
	temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
Linus Torvalds's avatar
Linus Torvalds committed
706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740
	global_cache_flush();	/* FIXME: ?? */

	/* we have to call this as early as possible after the MMIO base address is known */
	intel_i830_init_gtt_entries();

	agp_bridge->gatt_table = NULL;

	agp_bridge->gatt_bus_addr = temp;

	return 0;
}

/* Return the gatt table to a sane state. Use the top of stolen
 * memory for the GTT.
 */
static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
{
	return 0;
}

static int intel_i830_fetch_size(void)
{
	u16 gmch_ctrl;
	struct aper_size_info_fixed *values;

	values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);

	if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
	    agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
		/* 855GM/852GM/865G has 128MB aperture size */
		agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
		agp_bridge->aperture_size_idx = 0;
		return values[0].size;
	}

741
	pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds's avatar
Linus Torvalds committed
742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764

	if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
		agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
		agp_bridge->aperture_size_idx = 0;
		return values[0].size;
	} else {
		agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
		agp_bridge->aperture_size_idx = 1;
		return values[1].size;
	}

	return 0;
}

static int intel_i830_configure(void)
{
	struct aper_size_info_fixed *current_size;
	u32 temp;
	u16 gmch_ctrl;
	int i;

	current_size = A_SIZE_FIX(agp_bridge->current_size);

765
	pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
Linus Torvalds's avatar
Linus Torvalds committed
766 767
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

768
	pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds's avatar
Linus Torvalds committed
769
	gmch_ctrl |= I830_GMCH_ENABLED;
770
	pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
Linus Torvalds's avatar
Linus Torvalds committed
771

772 773
	writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
	readl(intel_private.registers+I810_PGETBL_CTL);	/* PCI Posting. */
Linus Torvalds's avatar
Linus Torvalds committed
774 775

	if (agp_bridge->driver->needs_scratch_page) {
776 777
		for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
			writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds's avatar
Linus Torvalds committed
778
		}
779
		readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));	/* PCI Posting. */
Linus Torvalds's avatar
Linus Torvalds committed
780 781 782
	}

	global_cache_flush();
783 784

	intel_i830_setup_flush();
Linus Torvalds's avatar
Linus Torvalds committed
785 786 787 788 789
	return 0;
}

static void intel_i830_cleanup(void)
{
790
	iounmap(intel_private.registers);
Linus Torvalds's avatar
Linus Torvalds committed
791 792
}

793 794
static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
				     int type)
Linus Torvalds's avatar
Linus Torvalds committed
795
{
796
	int i, j, num_entries;
Linus Torvalds's avatar
Linus Torvalds committed
797
	void *temp;
798 799
	int ret = -EINVAL;
	int mask_type;
Linus Torvalds's avatar
Linus Torvalds committed
800

801
	if (mem->page_count == 0)
802
		goto out;
803

Linus Torvalds's avatar
Linus Torvalds committed
804 805 806
	temp = agp_bridge->current_size;
	num_entries = A_SIZE_FIX(temp)->num_entries;

807
	if (pg_start < intel_private.gtt_entries) {
808 809 810
		dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
			   "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
			   pg_start, intel_private.gtt_entries);
Linus Torvalds's avatar
Linus Torvalds committed
811

812 813
		dev_info(&intel_private.pcidev->dev,
			 "trying to insert into local/stolen memory\n");
814
		goto out_err;
Linus Torvalds's avatar
Linus Torvalds committed
815 816 817
	}

	if ((pg_start + mem->page_count) > num_entries)
818
		goto out_err;
Linus Torvalds's avatar
Linus Torvalds committed
819 820 821 822 823

	/* The i830 can't check the GTT for entries since its read only,
	 * depend on the caller to make the correct offset decisions.
	 */

824 825 826 827
	if (type != mem->type)
		goto out_err;

	mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
Linus Torvalds's avatar
Linus Torvalds committed
828

829 830 831 832 833
	if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
	    mask_type != INTEL_AGP_CACHED_MEMORY)
		goto out_err;

	if (!mem->is_flushed)
834
		global_cache_flush();
Linus Torvalds's avatar
Linus Torvalds committed
835 836 837

	for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
		writel(agp_bridge->driver->mask_memory(agp_bridge,
838
						       mem->memory[i], mask_type),
839
		       intel_private.registers+I810_PTE_BASE+(j*4));
Linus Torvalds's avatar
Linus Torvalds committed
840
	}
841
	readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
Linus Torvalds's avatar
Linus Torvalds committed
842
	agp_bridge->driver->tlb_flush(mem);
843 844 845 846

out:
	ret = 0;
out_err:
Dave Airlie's avatar
Dave Airlie committed
847
	mem->is_flushed = true;
848
	return ret;
Linus Torvalds's avatar
Linus Torvalds committed
849 850
}

851 852
static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
				     int type)
Linus Torvalds's avatar
Linus Torvalds committed
853 854 855
{
	int i;

856 857
	if (mem->page_count == 0)
		return 0;
Linus Torvalds's avatar
Linus Torvalds committed
858

859
	if (pg_start < intel_private.gtt_entries) {
860 861
		dev_info(&intel_private.pcidev->dev,
			 "trying to disable local/stolen memory\n");
Linus Torvalds's avatar
Linus Torvalds committed
862 863 864 865
		return -EINVAL;
	}

	for (i = pg_start; i < (mem->page_count + pg_start); i++) {
866
		writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds's avatar
Linus Torvalds committed
867
	}
868
	readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
Linus Torvalds's avatar
Linus Torvalds committed
869 870 871 872 873

	agp_bridge->driver->tlb_flush(mem);
	return 0;
}

874
static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
Linus Torvalds's avatar
Linus Torvalds committed
875 876 877 878 879 880 881
{
	if (type == AGP_PHYS_MEMORY)
		return alloc_agpphysmem_i8xx(pg_count, type);
	/* always return NULL for other allocation types for now */
	return NULL;
}

882 883 884 885 886 887 888
static int intel_alloc_chipset_flush_resource(void)
{
	int ret;
	ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
				     PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
				     pcibios_align_resource, agp_bridge->dev);

889
	return ret;
890 891 892 893 894 895 896 897 898 899
}

static void intel_i915_setup_chipset_flush(void)
{
	int ret;
	u32 temp;

	pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
	if (!(temp & 0x1)) {
		intel_alloc_chipset_flush_resource();
900
		intel_private.resource_valid = 1;
901 902 903 904
		pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
	} else {
		temp &= ~1;

905
		intel_private.resource_valid = 1;
906 907 908
		intel_private.ifp_resource.start = temp;
		intel_private.ifp_resource.end = temp + PAGE_SIZE;
		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
909 910 911
		/* some BIOSes reserve this area in a pnp some don't */
		if (ret)
			intel_private.resource_valid = 0;
912 913 914 915 916 917 918 919 920 921 922 923 924 925 926
	}
}

static void intel_i965_g33_setup_chipset_flush(void)
{
	u32 temp_hi, temp_lo;
	int ret;

	pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
	pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);

	if (!(temp_lo & 0x1)) {

		intel_alloc_chipset_flush_resource();

927
		intel_private.resource_valid = 1;
Andrew Morton's avatar
Andrew Morton committed
928 929
		pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
			upper_32_bits(intel_private.ifp_resource.start));
930 931 932
		pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
	} else {
		u64 l64;
933

934 935 936
		temp_lo &= ~0x1;
		l64 = ((u64)temp_hi << 32) | temp_lo;

937
		intel_private.resource_valid = 1;
938 939 940
		intel_private.ifp_resource.start = l64;
		intel_private.ifp_resource.end = l64 + PAGE_SIZE;
		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
941 942 943
		/* some BIOSes reserve this area in a pnp some don't */
		if (ret)
			intel_private.resource_valid = 0;
944 945 946
	}
}

947 948
static void intel_i9xx_setup_flush(void)
{
949 950 951
	/* return if already configured */
	if (intel_private.ifp_resource.start)
		return;
952

953
	/* setup a resource for this object */
954 955 956 957
	intel_private.ifp_resource.name = "Intel Flush Page";
	intel_private.ifp_resource.flags = IORESOURCE_MEM;

	/* Setup chipset flush for 915 */
958
	if (IS_I965 || IS_G33 || IS_G4X) {
959 960 961 962 963 964 965 966
		intel_i965_g33_setup_chipset_flush();
	} else {
		intel_i915_setup_chipset_flush();
	}

	if (intel_private.ifp_resource.start) {
		intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
		if (!intel_private.i9xx_flush_page)
967
			dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
968 969 970
	}
}

Linus Torvalds's avatar
Linus Torvalds committed
971 972 973 974 975 976 977 978 979
static int intel_i915_configure(void)
{
	struct aper_size_info_fixed *current_size;
	u32 temp;
	u16 gmch_ctrl;
	int i;

	current_size = A_SIZE_FIX(agp_bridge->current_size);

980
	pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
Linus Torvalds's avatar
Linus Torvalds committed
981 982 983

	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

984
	pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds's avatar
Linus Torvalds committed
985
	gmch_ctrl |= I830_GMCH_ENABLED;
986
	pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
Linus Torvalds's avatar
Linus Torvalds committed
987

988 989
	writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
	readl(intel_private.registers+I810_PGETBL_CTL);	/* PCI Posting. */
Linus Torvalds's avatar
Linus Torvalds committed
990 991

	if (agp_bridge->driver->needs_scratch_page) {
992 993
		for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
			writel(agp_bridge->scratch_page, intel_private.gtt+i);
Linus Torvalds's avatar
Linus Torvalds committed
994
		}
995
		readl(intel_private.gtt+i-1);	/* PCI Posting. */
Linus Torvalds's avatar
Linus Torvalds committed
996 997 998
	}

	global_cache_flush();
999

1000
	intel_i9xx_setup_flush();
1001

Linus Torvalds's avatar
Linus Torvalds committed
1002 1003 1004 1005 1006
	return 0;
}

static void intel_i915_cleanup(void)
{
1007 1008
	if (intel_private.i9xx_flush_page)
		iounmap(intel_private.i9xx_flush_page);
1009 1010 1011 1012
	if (intel_private.resource_valid)
		release_resource(&intel_private.ifp_resource);
	intel_private.ifp_resource.start = 0;
	intel_private.resource_valid = 0;
1013 1014
	iounmap(intel_private.gtt);
	iounmap(intel_private.registers);
Linus Torvalds's avatar
Linus Torvalds committed
1015 1016
}

1017 1018
static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
{
1019 1020
	if (intel_private.i9xx_flush_page)
		writel(1, intel_private.i9xx_flush_page);
1021 1022
}

1023 1024
static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
				     int type)
Linus Torvalds's avatar
Linus Torvalds committed
1025
{
1026
	int i, j, num_entries;
Linus Torvalds's avatar
Linus Torvalds committed
1027
	void *temp;
1028 1029
	int ret = -EINVAL;
	int mask_type;
Linus Torvalds's avatar
Linus Torvalds committed
1030

1031
	if (mem->page_count == 0)
1032
		goto out;
1033

Linus Torvalds's avatar
Linus Torvalds committed
1034 1035 1036
	temp = agp_bridge->current_size;
	num_entries = A_SIZE_FIX(temp)->num_entries;

1037
	if (pg_start < intel_private.gtt_entries) {
1038 1039 1040
		dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
			   "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
			   pg_start, intel_private.gtt_entries);
Linus Torvalds's avatar
Linus Torvalds committed
1041

1042 1043
		dev_info(&intel_private.pcidev->dev,
			 "trying to insert into local/stolen memory\n");
1044
		goto out_err;
Linus Torvalds's avatar
Linus Torvalds committed
1045 1046 1047
	}

	if ((pg_start + mem->page_count) > num_entries)
1048
		goto out_err;
Linus Torvalds's avatar
Linus Torvalds committed
1049

1050
	/* The i915 can't check the GTT for entries since its read only,
Linus Torvalds's avatar
Linus Torvalds committed
1051 1052 1053
	 * depend on the caller to make the correct offset decisions.
	 */

1054 1055 1056 1057
	if (type != mem->type)
		goto out_err;

	mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
Linus Torvalds's avatar
Linus Torvalds committed
1058

1059 1060 1061 1062 1063
	if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
	    mask_type != INTEL_AGP_CACHED_MEMORY)
		goto out_err;

	if (!mem->is_flushed)
1064
		global_cache_flush();
Linus Torvalds's avatar
Linus Torvalds committed
1065 1066 1067

	for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
		writel(agp_bridge->driver->mask_memory(agp_bridge,
1068
			mem->memory[i], mask_type), intel_private.gtt+j);
Linus Torvalds's avatar
Linus Torvalds committed
1069 1070
	}

1071
	readl(intel_private.gtt+j-1);
Linus Torvalds's avatar
Linus Torvalds committed
1072
	agp_bridge->driver->tlb_flush(mem);
1073 1074 1075 1076

 out:
	ret = 0;
 out_err:
Dave Airlie's avatar
Dave Airlie committed
1077
	mem->is_flushed = true;
1078
	return ret;
Linus Torvalds's avatar
Linus Torvalds committed
1079 1080
}

1081 1082
static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
				     int type)
Linus Torvalds's avatar
Linus Torvalds committed
1083 1084 1085
{
	int i;

1086 1087
	if (mem->page_count == 0)
		return 0;
Linus Torvalds's avatar
Linus Torvalds committed
1088

1089
	if (pg_start < intel_private.gtt_entries) {
1090 1091
		dev_info(&intel_private.pcidev->dev,
			 "trying to disable local/stolen memory\n");
Linus Torvalds's avatar
Linus Torvalds committed
1092 1093 1094
		return -EINVAL;
	}

1095
	for (i = pg_start; i < (mem->page_count + pg_start); i++)
1096
		writel(agp_bridge->scratch_page, intel_private.gtt+i);
1097

1098
	readl(intel_private.gtt+i-1);
Linus Torvalds's avatar
Linus Torvalds committed
1099 1100 1101 1102 1103

	agp_bridge->driver->tlb_flush(mem);
	return 0;
}

1104 1105 1106 1107 1108
/* Return the aperture size by just checking the resource length.  The effect
 * described in the spec of the MSAC registers is just changing of the
 * resource size.
 */
static int intel_i9xx_fetch_size(void)
Linus Torvalds's avatar
Linus Torvalds committed
1109
{
1110
	int num_sizes = ARRAY_SIZE(intel_i830_sizes);
1111 1112
	int aper_size; /* size in megabytes */
	int i;
Linus Torvalds's avatar
Linus Torvalds committed
1113

1114
	aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
Linus Torvalds's avatar
Linus Torvalds committed
1115

1116 1117 1118 1119 1120 1121 1122
	for (i = 0; i < num_sizes; i++) {
		if (aper_size == intel_i830_sizes[i].size) {
			agp_bridge->current_size = intel_i830_sizes + i;
			agp_bridge->previous_size = agp_bridge->current_size;
			return aper_size;
		}
	}
Linus Torvalds's avatar
Linus Torvalds committed
1123

1124
	return 0;
Linus Torvalds's avatar
Linus Torvalds committed
1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
}

/* The intel i915 automatically initializes the agp aperture during POST.
 * Use the memory already set aside for in the GTT.
 */
static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
{
	int page_order;
	struct aper_size_info_fixed *size;
	int num_entries;
	u32 temp, temp2;
1136
	int gtt_map_size = 256 * 1024;
Linus Torvalds's avatar
Linus Torvalds committed
1137 1138 1139 1140 1141 1142

	size = agp_bridge->current_size;
	page_order = size->page_order;
	num_entries = size->num_entries;
	agp_bridge->gatt_table_real = NULL;

1143
	pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
1144
	pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
Linus Torvalds's avatar
Linus Torvalds committed
1145

1146 1147 1148
	if (IS_G33)
	    gtt_map_size = 1024 * 1024; /* 1M on G33 */
	intel_private.gtt = ioremap(temp2, gtt_map_size);
1149
	if (!intel_private.gtt)
Linus Torvalds's avatar
Linus Torvalds committed
1150 1151 1152 1153
		return -ENOMEM;

	temp &= 0xfff80000;

1154
	intel_private.registers = ioremap(temp, 128 * 4096);
Scott Thompson's avatar
Scott Thompson committed
1155 1156
	if (!intel_private.registers) {
		iounmap(intel_private.gtt);
Linus Torvalds's avatar
Linus Torvalds committed
1157
		return -ENOMEM;
Scott Thompson's avatar
Scott Thompson committed
1158
	}
Linus Torvalds's avatar
Linus Torvalds committed
1159

1160
	temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
Linus Torvalds's avatar
Linus Torvalds committed
1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
	global_cache_flush();	/* FIXME: ? */

	/* we have to call this as early as possible after the MMIO base address is known */
	intel_i830_init_gtt_entries();

	agp_bridge->gatt_table = NULL;

	agp_bridge->gatt_bus_addr = temp;

	return 0;
}
1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191

/*
 * The i965 supports 36-bit physical addresses, but to keep
 * the format of the GTT the same, the bits that don't fit
 * in a 32-bit word are shifted down to bits 4..7.
 *
 * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
 * is always zero on 32-bit architectures, so no need to make
 * this conditional.
 */
static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
	unsigned long addr, int type)
{
	/* Shift high bits down */
	addr |= (addr >> 28) & 0xf0;

	/* Type checking must be done elsewhere */
	return addr | bridge->driver->masks[type].mask;
}

1192 1193 1194
static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
{
	switch (agp_bridge->dev->device) {
1195
	case PCI_DEVICE_ID_INTEL_GM45_HB:
1196 1197 1198 1199 1200 1201 1202 1203 1204 1205
	case PCI_DEVICE_ID_INTEL_IGD_E_HB:
	case PCI_DEVICE_ID_INTEL_Q45_HB:
	case PCI_DEVICE_ID_INTEL_G45_HB:
		*gtt_offset = *gtt_size = MB(2);
		break;
	default:
		*gtt_offset = *gtt_size = KB(512);
	}
}

1206
/* The intel i965 automatically initializes the agp aperture during POST.
1207 1208
 * Use the memory already set aside for in the GTT.
 */
1209 1210
static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
{
1211 1212 1213 1214 1215
	int page_order;
	struct aper_size_info_fixed *size;
	int num_entries;
	u32 temp;
	int gtt_offset, gtt_size;
1216

1217 1218 1219 1220
	size = agp_bridge->current_size;
	page_order = size->page_order;
	num_entries = size->num_entries;
	agp_bridge->gatt_table_real = NULL;
1221

1222
	pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
1223

1224
	temp &= 0xfff00000;
1225

1226
	intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
Zhenyu Wang's avatar
Zhenyu Wang committed
1227

1228
	intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
1229

1230 1231
	if (!intel_private.gtt)
		return -ENOMEM;
1232

1233 1234
	intel_private.registers = ioremap(temp, 128 * 4096);
	if (!intel_private.registers) {
Scott Thompson's avatar
Scott Thompson committed
1235 1236 1237
		iounmap(intel_private.gtt);
		return -ENOMEM;
	}
1238

1239 1240
	temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
	global_cache_flush();   /* FIXME: ? */
1241

1242 1243
	/* we have to call this as early as possible after the MMIO base address is known */
	intel_i830_init_gtt_entries();
1244

1245
	agp_bridge->gatt_table = NULL;
1246

1247
	agp_bridge->gatt_bus_addr = temp;
1248

1249
	return 0;
1250 1251
}

Linus Torvalds's avatar
Linus Torvalds committed
1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391

static int intel_fetch_size(void)
{
	int i;
	u16 temp;
	struct aper_size_info_16 *values;

	pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
	values = A_SIZE_16(agp_bridge->driver->aperture_sizes);

	for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
		if (temp == values[i].size_value) {
			agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
			agp_bridge->aperture_size_idx = i;
			return values[i].size;
		}
	}

	return 0;
}

static int __intel_8xx_fetch_size(u8 temp)
{
	int i;
	struct aper_size_info_8 *values;

	values = A_SIZE_8(agp_bridge->driver->aperture_sizes);

	for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
		if (temp == values[i].size_value) {
			agp_bridge->previous_size =
				agp_bridge->current_size = (void *) (values + i);
			agp_bridge->aperture_size_idx = i;
			return values[i].size;
		}
	}
	return 0;
}

static int intel_8xx_fetch_size(void)
{
	u8 temp;

	pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
	return __intel_8xx_fetch_size(temp);
}

static int intel_815_fetch_size(void)
{
	u8 temp;

	/* Intel 815 chipsets have a _weird_ APSIZE register with only
	 * one non-reserved bit, so mask the others out ... */
	pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
	temp &= (1 << 3);

	return __intel_8xx_fetch_size(temp);
}

static void intel_tlbflush(struct agp_memory *mem)
{
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
}


static void intel_8xx_tlbflush(struct agp_memory *mem)
{
	u32 temp;
	pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
	pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
}


static void intel_cleanup(void)
{
	u16 temp;
	struct aper_size_info_16 *previous_size;

	previous_size = A_SIZE_16(agp_bridge->previous_size);
	pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
	pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
	pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
}


static void intel_8xx_cleanup(void)
{
	u16 temp;
	struct aper_size_info_8 *previous_size;

	previous_size = A_SIZE_8(agp_bridge->previous_size);
	pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
	pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
}


static int intel_configure(void)
{
	u32 temp;
	u16 temp2;
	struct aper_size_info_16 *current_size;

	current_size = A_SIZE_16(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);

	/* paccfg/nbxcfg */
	pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
	pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
			(temp2 & ~(1 << 10)) | (1 << 9));
	/* clear any possible error conditions */
	pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
	return 0;
}

static int intel_815_configure(void)
{
	u32 temp, addr;
	u8 temp2;
	struct aper_size_info_8 *current_size;

	/* attbase - aperture base */
	/* the Intel 815 chipset spec. says that bits 29-31 in the
	* ATTBASE register are reserved -> try not to write them */
	if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
1392
		dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
Linus Torvalds's avatar
Linus Torvalds committed
1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
		return -EINVAL;
	}

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
			current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
	addr &= INTEL_815_ATTBASE_MASK;
	addr |= agp_bridge->gatt_bus_addr;
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* apcont */
	pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
	pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));

	/* clear any possible error conditions */
	/* Oddness : this chipset seems to have no ERRSTS register ! */
	return 0;
}

static void intel_820_tlbflush(struct agp_memory *mem)
{
	return;
}

static void intel_820_cleanup(void)
{
	u8 temp;
	struct aper_size_info_8 *previous_size;

	previous_size = A_SIZE_8(agp_bridge->previous_size);
	pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
	pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
			temp & ~(1 << 1));
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
			previous_size->size_value);
}


static int intel_820_configure(void)
{
	u32 temp;
	u8 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* global enable aperture access */
	/* This flag is not accessed through MCHCFG register as in */
	/* i850 chipset. */
	pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
	pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
	/* clear any possible AGP-related error conditions */
	pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
	return 0;
}

static int intel_840_configure(void)
{
	u32 temp;
	u16 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* mcgcfg */
	pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
	pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
	/* clear any possible error conditions */
	pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
	return 0;
}

static int intel_845_configure(void)
{
	u32 temp;
	u8 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

1513 1514 1515 1516 1517 1518 1519 1520 1521
	if (agp_bridge->apbase_config != 0) {
		pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
				       agp_bridge->apbase_config);
	} else {
		/* address to map to */
		pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
		agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
		agp_bridge->apbase_config = temp;
	}
Linus Torvalds's avatar
Linus Torvalds committed
1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* agpm */
	pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
	pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
	/* clear any possible error conditions */
	pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
1534 1535

	intel_i830_setup_flush();
Linus Torvalds's avatar
Linus Torvalds committed
1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654
	return 0;
}

static int intel_850_configure(void)
{
	u32 temp;
	u16 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* mcgcfg */
	pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
	pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
	/* clear any possible AGP-related error conditions */
	pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
	return 0;
}

static int intel_860_configure(void)
{
	u32 temp;
	u16 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* mcgcfg */
	pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
	pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
	/* clear any possible AGP-related error conditions */
	pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
	return 0;
}

static int intel_830mp_configure(void)
{
	u32 temp;
	u16 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* gmch */
	pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
	pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
	/* clear any possible AGP-related error conditions */
	pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
	return 0;
}

static int intel_7505_configure(void)
{
	u32 temp;
	u16 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* mchcfg */
	pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
	pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));

	return 0;
}

/* Setup function */
1655
static const struct gatt_mask intel_generic_masks[] =
Linus Torvalds's avatar
Linus Torvalds committed
1656 1657 1658 1659
{
	{.mask = 0x00000017, .type = 0}
};

1660
static const struct aper_size_info_8 intel_815_sizes[2] =
Linus Torvalds's avatar
Linus Torvalds committed
1661 1662 1663 1664 1665
{
	{64, 16384, 4, 0},
	{32, 8192, 3, 8},
};

1666
static const struct aper_size_info_8 intel_8xx_sizes[7] =
Linus Torvalds's avatar
Linus Torvalds committed
1667 1668 1669 1670 1671 1672 1673 1674 1675 1676
{
	{256, 65536, 6, 0},
	{128, 32768, 5, 32},
	{64, 16384, 4, 48},
	{32, 8192, 3, 56},
	{16, 4096, 2, 60},
	{8, 2048, 1, 62},
	{4, 1024, 0, 63}
};

1677
static const struct aper_size_info_16 intel_generic_sizes[7] =
Linus Torvalds's avatar
Linus Torvalds committed
1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
{
	{256, 65536, 6, 0},
	{128, 32768, 5, 32},
	{64, 16384, 4, 48},
	{32, 8192, 3, 56},
	{16, 4096, 2, 60},
	{8, 2048, 1, 62},
	{4, 1024, 0, 63}
};

1688
static const struct aper_size_info_8 intel_830mp_sizes[4] =
Linus Torvalds's avatar
Linus Torvalds committed
1689 1690 1691 1692 1693 1694 1695
{
	{256, 65536, 6, 0},
	{128, 32768, 5, 32},
	{64, 16384, 4, 48},
	{32, 8192, 3, 56}
};

1696
static const struct agp_bridge_driver intel_generic_driver = {
Linus Torvalds's avatar
Linus Torvalds committed
1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_generic_sizes,
	.size_type		= U16_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_configure,
	.fetch_size		= intel_fetch_size,
	.cleanup		= intel_cleanup,
	.tlb_flush		= intel_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
Shaohua Li's avatar
Shaohua Li committed
1716
	.agp_alloc_pages        = agp_generic_alloc_pages,
Linus Torvalds's avatar
Linus Torvalds committed
1717
	.agp_destroy_page	= agp_generic_destroy_page,
1718
	.agp_destroy_pages      = agp_generic_destroy_pages,
1719
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
Linus Torvalds's avatar
Linus Torvalds committed
1720 1721
};

1722
static const struct agp_bridge_driver intel_810_driver = {
Linus Torvalds's avatar
Linus Torvalds committed
1723 1724 1725 1726
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_i810_sizes,
	.size_type		= FIXED_APER_SIZE,
	.num_aperture_sizes	= 2,
Joe Perches's avatar
Joe Perches committed
1727
	.needs_scratch_page	= true,
Linus Torvalds's avatar
Linus Torvalds committed
1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742
	.configure		= intel_i810_configure,
	.fetch_size		= intel_i810_fetch_size,
	.cleanup		= intel_i810_cleanup,
	.tlb_flush		= intel_i810_tlbflush,
	.mask_memory		= intel_i810_mask_memory,
	.masks			= intel_i810_masks,
	.agp_enable		= intel_i810_agp_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= intel_i810_insert_entries,
	.remove_memory		= intel_i810_remove_entries,
	.alloc_by_type		= intel_i810_alloc_by_type,
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
Shaohua Li's avatar
Shaohua Li committed
1743
	.agp_alloc_pages        = agp_generic_alloc_pages,
Linus Torvalds's avatar
Linus Torvalds committed
1744
	.agp_destroy_page	= agp_generic_destroy_page,
1745
	.agp_destroy_pages      = agp_generic_destroy_pages,
1746
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
Linus Torvalds's avatar
Linus Torvalds committed
1747 1748
};

1749
static const struct agp_bridge_driver intel_815_driver = {
Linus Torvalds's avatar
Linus Torvalds committed
1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_815_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 2,
	.configure		= intel_815_configure,
	.fetch_size		= intel_815_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
Shaohua Li's avatar
Shaohua Li committed
1769
	.agp_alloc_pages        = agp_generic_alloc_pages,
Linus Torvalds's avatar
Linus Torvalds committed
1770
	.agp_destroy_page	= agp_generic_destroy_page,
1771
	.agp_destroy_pages      = agp_generic_destroy_pages,
1772
	.agp_type_to_mask_type	= agp_generic_type_to_mask_type,
Linus Torvalds's avatar
Linus Torvalds committed
1773 1774
};

1775
static const struct agp_bridge_driver intel_830_driver = {
Linus Torvalds's avatar
Linus Torvalds committed
1776 1777 1778
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_i830_sizes,
	.size_type		= FIXED_APER_SIZE,
1779
	.num_aperture_sizes	= 4,
Joe Perches's avatar
Joe Perches committed
1780
	.needs_scratch_page	= true,
Linus Torvalds's avatar
Linus Torvalds committed
1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795
	.configure		= intel_i830_configure,
	.fetch_size		= intel_i830_fetch_size,
	.cleanup		= intel_i830_cleanup,
	.tlb_flush		= intel_i810_tlbflush,
	.mask_memory		= intel_i810_mask_memory,
	.masks			= intel_i810_masks,
	.agp_enable		= intel_i810_agp_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= intel_i830_create_gatt_table,
	.free_gatt_table	= intel_i830_free_gatt_table,
	.insert_memory		= intel_i830_insert_entries,
	.remove_memory		= intel_i830_remove_entries,
	.alloc_by_type		= intel_i830_alloc_by_type,
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
Shaohua Li's avatar
Shaohua Li committed
1796
	.agp_alloc_pages        = agp_generic_alloc_pages,
Linus Torvalds's avatar
Linus Torvalds committed
1797
	.agp_destroy_page	= agp_generic_destroy_page,
1798
	.agp_destroy_pages      = agp_generic_destroy_pages,
1799
	.agp_type_to_mask_type  = intel_i830_type_to_mask_type,
1800
	.chipset_flush		= intel_i830_chipset_flush,
Linus Torvalds's avatar
Linus Torvalds committed
1801 1802
};

1803
static const struct agp_bridge_driver intel_820_driver = {
Linus Torvalds's avatar
Linus Torvalds committed
1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_8xx_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_820_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_820_cleanup,
	.tlb_flush		= intel_820_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
Shaohua Li's avatar
Shaohua Li committed
1823
	.agp_alloc_pages        = agp_generic_alloc_pages,
Linus Torvalds's avatar
Linus Torvalds committed
1824
	.agp_destroy_page	= agp_generic_destroy_page,
1825
	.agp_destroy_pages      = agp_generic_destroy_pages,
1826
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
Linus Torvalds's avatar
Linus Torvalds committed
1827 1828
};

1829
static const struct agp_bridge_driver intel_830mp_driver = {
Linus Torvalds's avatar
Linus Torvalds committed
1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_830mp_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 4,
	.configure		= intel_830mp_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
Shaohua Li's avatar
Shaohua Li committed
1849
	.agp_alloc_pages        = agp_generic_alloc_pages,
Linus Torvalds's avatar
Linus Torvalds committed
1850
	.agp_destroy_page	= agp_generic_destroy_page,
1851
	.agp_destroy_pages      = agp_generic_destroy_pages,
1852
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
Linus Torvalds's avatar
Linus Torvalds committed
1853 1854
};

1855
static const struct agp_bridge_driver intel_840_driver = {
Linus Torvalds's avatar
Linus Torvalds committed
1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_8xx_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_840_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
Shaohua Li's avatar
Shaohua Li committed
1875
	.agp_alloc_pages        = agp_generic_alloc_pages,
Linus Torvalds's avatar
Linus Torvalds committed
1876
	.agp_destroy_page	= agp_generic_destroy_page,
1877
	.agp_destroy_pages      = agp_generic_destroy_pages,
1878
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
Linus Torvalds's avatar
Linus Torvalds committed
1879 1880
};

1881
static const struct agp_bridge_driver intel_845_driver = {
Linus Torvalds's avatar
Linus Torvalds committed
1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_8xx_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_845_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
Shaohua Li's avatar
Shaohua Li committed
1901
	.agp_alloc_pages        = agp_generic_alloc_pages,
Linus Torvalds's avatar
Linus Torvalds committed
1902
	.agp_destroy_page	= agp_generic_destroy_page,
1903
	.agp_destroy_pages      = agp_generic_destroy_pages,
1904
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
1905
	.chipset_flush		= intel_i830_chipset_flush,
Linus Torvalds's avatar
Linus Torvalds committed
1906 1907
};

1908
static const struct agp_bridge_driver intel_850_driver = {
Linus Torvalds's avatar
Linus Torvalds committed
1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_8xx_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_850_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
Shaohua Li's avatar
Shaohua Li committed
1928
	.agp_alloc_pages        = agp_generic_alloc_pages,
Linus Torvalds's avatar
Linus Torvalds committed
1929
	.agp_destroy_page	= agp_generic_destroy_page,
1930
	.agp_destroy_pages      = agp_generic_destroy_pages,
1931
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
Linus Torvalds's avatar
Linus Torvalds committed
1932 1933
};

1934
static const struct agp_bridge_driver intel_860_driver = {
Linus Torvalds's avatar
Linus Torvalds committed
1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_8xx_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_860_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
Shaohua Li's avatar
Shaohua Li committed
1954
	.agp_alloc_pages        = agp_generic_alloc_pages,
Linus Torvalds's avatar
Linus Torvalds committed
1955
	.agp_destroy_page	= agp_generic_destroy_page,
1956
	.agp_destroy_pages      = agp_generic_destroy_pages,
1957
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
Linus Torvalds's avatar
Linus Torvalds committed
1958 1959
};

1960
static const struct agp_bridge_driver intel_915_driver = {
Linus Torvalds's avatar
Linus Torvalds committed
1961 1962 1963
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_i830_sizes,
	.size_type		= FIXED_APER_SIZE,
1964
	.num_aperture_sizes	= 4,
Joe Perches's avatar
Joe Perches committed
1965
	.needs_scratch_page	= true,
Linus Torvalds's avatar
Linus Torvalds committed
1966
	.configure		= intel_i915_configure,
1967
	.fetch_size		= intel_i9xx_fetch_size,
Linus Torvalds's avatar
Linus Torvalds committed
1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980
	.cleanup		= intel_i915_cleanup,
	.tlb_flush		= intel_i810_tlbflush,
	.mask_memory		= intel_i810_mask_memory,
	.masks			= intel_i810_masks,
	.agp_enable		= intel_i810_agp_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= intel_i915_create_gatt_table,
	.free_gatt_table	= intel_i830_free_gatt_table,
	.insert_memory		= intel_i915_insert_entries,
	.remove_memory		= intel_i915_remove_entries,
	.alloc_by_type		= intel_i830_alloc_by_type,
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
Shaohua Li's avatar
Shaohua Li committed
1981
	.agp_alloc_pages        = agp_generic_alloc_pages,
Linus Torvalds's avatar
Linus Torvalds committed
1982
	.agp_destroy_page	= agp_generic_destroy_page,
1983
	.agp_destroy_pages      = agp_generic_destroy_pages,
1984
	.agp_type_to_mask_type  = intel_i830_type_to_mask_type,
1985
	.chipset_flush		= intel_i915_chipset_flush,
Linus Torvalds's avatar
Linus Torvalds committed
1986 1987
};

1988
static const struct agp_bridge_driver intel_i965_driver = {
1989 1990 1991 1992 1993
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_i830_sizes,
	.size_type		= FIXED_APER_SIZE,
	.num_aperture_sizes	= 4,
	.needs_scratch_page	= true,
1994 1995
	.configure		= intel_i915_configure,
	.fetch_size		= intel_i9xx_fetch_size,
1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008
	.cleanup		= intel_i915_cleanup,
	.tlb_flush		= intel_i810_tlbflush,
	.mask_memory		= intel_i965_mask_memory,
	.masks			= intel_i810_masks,
	.agp_enable		= intel_i810_agp_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= intel_i965_create_gatt_table,
	.free_gatt_table	= intel_i830_free_gatt_table,
	.insert_memory		= intel_i915_insert_entries,
	.remove_memory		= intel_i915_remove_entries,
	.alloc_by_type		= intel_i830_alloc_by_type,
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
Shaohua Li's avatar
Shaohua Li committed
2009
	.agp_alloc_pages        = agp_generic_alloc_pages,
2010
	.agp_destroy_page	= agp_generic_destroy_page,
2011
	.agp_destroy_pages      = agp_generic_destroy_pages,
2012
	.agp_type_to_mask_type	= intel_i830_type_to_mask_type,
2013
	.chipset_flush		= intel_i915_chipset_flush,
2014
};
Linus Torvalds's avatar
Linus Torvalds committed
2015

2016
static const struct agp_bridge_driver intel_7505_driver = {
Linus Torvalds's avatar
Linus Torvalds committed
2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_8xx_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_7505_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
Shaohua Li's avatar
Shaohua Li committed
2036
	.agp_alloc_pages        = agp_generic_alloc_pages,
Linus Torvalds's avatar
Linus Torvalds committed
2037
	.agp_destroy_page	= agp_generic_destroy_page,
2038
	.agp_destroy_pages      = agp_generic_destroy_pages,
2039
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
Linus Torvalds's avatar
Linus Torvalds committed
2040 2041
};

2042
static const struct agp_bridge_driver intel_g33_driver = {
2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_i830_sizes,
	.size_type		= FIXED_APER_SIZE,
	.num_aperture_sizes	= 4,
	.needs_scratch_page	= true,
	.configure		= intel_i915_configure,
	.fetch_size		= intel_i9xx_fetch_size,
	.cleanup		= intel_i915_cleanup,
	.tlb_flush		= intel_i810_tlbflush,
	.mask_memory		= intel_i965_mask_memory,
	.masks			= intel_i810_masks,
	.agp_enable		= intel_i810_agp_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= intel_i915_create_gatt_table,
	.free_gatt_table	= intel_i830_free_gatt_table,
	.insert_memory		= intel_i915_insert_entries,
	.remove_memory		= intel_i915_remove_entries,
	.alloc_by_type		= intel_i830_alloc_by_type,
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
Shaohua Li's avatar
Shaohua Li committed
2063
	.agp_alloc_pages        = agp_generic_alloc_pages,
2064
	.agp_destroy_page	= agp_generic_destroy_page,
2065
	.agp_destroy_pages      = agp_generic_destroy_pages,
2066
	.agp_type_to_mask_type	= intel_i830_type_to_mask_type,
2067
	.chipset_flush		= intel_i915_chipset_flush,
2068
};
Linus Torvalds's avatar
Linus Torvalds committed
2069

2070
static int find_gmch(u16 device)
Linus Torvalds's avatar
Linus Torvalds committed
2071
{
2072
	struct pci_dev *gmch_device;
Linus Torvalds's avatar
Linus Torvalds committed
2073

2074 2075 2076
	gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
	if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
		gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
2077
					     device, gmch_device);
Linus Torvalds's avatar
Linus Torvalds committed
2078 2079
	}

2080
	if (!gmch_device)
Linus Torvalds's avatar
Linus Torvalds committed
2081 2082
		return 0;

2083
	intel_private.pcidev = gmch_device;
Linus Torvalds's avatar
Linus Torvalds committed
2084 2085 2086
	return 1;
}

2087 2088 2089 2090 2091 2092 2093
/* Table to describe Intel GMCH and AGP/PCIE GART drivers.  At least one of
 * driver and gmch_driver must be non-null, and find_gmch will determine
 * which one should be used if a gmch_chip_id is present.
 */
static const struct intel_driver_description {
	unsigned int chip_id;
	unsigned int gmch_chip_id;
2094
	unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
2095 2096 2097 2098
	char *name;
	const struct agp_bridge_driver *driver;
	const struct agp_bridge_driver *gmch_driver;
} intel_agp_chipsets[] = {
2099 2100 2101 2102
	{ PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
2103
		NULL, &intel_810_driver },
2104
	{ PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
2105
		NULL, &intel_810_driver },
2106
	{ PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
2107
		NULL, &intel_810_driver },
2108 2109 2110 2111 2112
	{ PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
		&intel_815_driver, &intel_810_driver },
	{ PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
2113
		&intel_830mp_driver, &intel_830_driver },
2114 2115 2116
	{ PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
2117
		&intel_845_driver, &intel_830_driver },
2118 2119 2120
	{ PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
2121
		&intel_845_driver, &intel_830_driver },
2122 2123
	{ PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
2124
		&intel_845_driver, &intel_830_driver },
2125
	{ PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
2126 2127
	{ PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
		NULL, &intel_915_driver },
2128
	{ PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
2129
		NULL, &intel_915_driver },
2130
	{ PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
2131
		NULL, &intel_915_driver },
2132
	{ PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
2133
		NULL, &intel_915_driver },
2134
	{ PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
2135
		NULL, &intel_915_driver },
2136
	{ PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
2137
		NULL, &intel_915_driver },
2138
	{ PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
2139
		NULL, &intel_i965_driver },
2140
	{ PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
2141
		NULL, &intel_i965_driver },
2142
	{ PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
2143
		NULL, &intel_i965_driver },
2144
	{ PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
2145
		NULL, &intel_i965_driver },
2146
	{ PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
2147
		NULL, &intel_i965_driver },
2148
	{ PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
2149
		NULL, &intel_i965_driver },
2150 2151 2152
	{ PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
2153
		NULL, &intel_g33_driver },
2154
	{ PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
2155
		NULL, &intel_g33_driver },
2156
	{ PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
2157
		NULL, &intel_g33_driver },
2158 2159
	{ PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
	    "Mobile Intel? GM45 Express", NULL, &intel_i965_driver },
2160 2161 2162 2163 2164 2165
	{ PCI_DEVICE_ID_INTEL_IGD_E_HB, PCI_DEVICE_ID_INTEL_IGD_E_IG, 0,
	    "Intel Integrated Graphics Device", NULL, &intel_i965_driver },
	{ PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
	    "Q45/Q43", NULL, &intel_i965_driver },
	{ PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
	    "G45/G43", NULL, &intel_i965_driver },
2166
	{ 0, 0, 0, NULL, NULL, NULL }
2167 2168
};

Linus Torvalds's avatar
Linus Torvalds committed
2169 2170 2171 2172 2173 2174
static int __devinit agp_intel_probe(struct pci_dev *pdev,
				     const struct pci_device_id *ent)
{
	struct agp_bridge_data *bridge;
	u8 cap_ptr = 0;
	struct resource *r;
2175
	int i;
Linus Torvalds's avatar
Linus Torvalds committed
2176 2177 2178 2179 2180 2181 2182

	cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);

	bridge = agp_alloc_bridge();
	if (!bridge)
		return -ENOMEM;

2183 2184 2185 2186
	for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
		/* In case that multiple models of gfx chip may
		   stand on same host bridge type, this can be
		   sure we detect the right IGD. */
2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199
		if (pdev->device == intel_agp_chipsets[i].chip_id) {
			if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
				find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
				bridge->driver =
					intel_agp_chipsets[i].gmch_driver;
				break;
			} else if (intel_agp_chipsets[i].multi_gmch_chip) {
				continue;
			} else {
				bridge->driver = intel_agp_chipsets[i].driver;
				break;
			}
		}
2200 2201 2202
	}

	if (intel_agp_chipsets[i].name == NULL) {
Linus Torvalds's avatar
Linus Torvalds committed
2203
		if (cap_ptr)
2204 2205
			dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
				 pdev->vendor, pdev->device);
2206 2207 2208 2209 2210
		agp_put_bridge(bridge);
		return -ENODEV;
	}

	if (bridge->driver == NULL) {
2211 2212
		/* bridge has no AGP and no IGD detected */
		if (cap_ptr)
2213 2214
			dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
				 intel_agp_chipsets[i].gmch_chip_id);
Linus Torvalds's avatar
Linus Torvalds committed
2215 2216
		agp_put_bridge(bridge);
		return -ENODEV;
2217
	}
Linus Torvalds's avatar
Linus Torvalds committed
2218 2219 2220

	bridge->dev = pdev;
	bridge->capndx = cap_ptr;
2221
	bridge->dev_private_data = &intel_private;
Linus Torvalds's avatar
Linus Torvalds committed
2222

2223
	dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
Linus Torvalds's avatar
Linus Torvalds committed
2224 2225 2226 2227 2228 2229 2230 2231

	/*
	* The following fixes the case where the BIOS has "forgotten" to
	* provide an address range for the GART.
	* 20030610 - hamish@zot.org
	*/
	r = &pdev->resource[0];
	if (!r->start && r->end) {
2232
		if (pci_assign_resource(pdev, 0)) {
2233
			dev_err(&pdev->dev, "can't assign resource 0\n");
Linus Torvalds's avatar
Linus Torvalds committed
2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244
			agp_put_bridge(bridge);
			return -ENODEV;
		}
	}

	/*
	* If the device has not been properly setup, the following will catch
	* the problem and should stop the system from crashing.
	* 20030610 - hamish@zot.org
	*/
	if (pci_enable_device(pdev)) {
2245
		dev_err(&pdev->dev, "can't enable PCI device\n");
Linus Torvalds's avatar
Linus Torvalds committed
2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266
		agp_put_bridge(bridge);
		return -ENODEV;
	}

	/* Fill in the mode register */
	if (cap_ptr) {
		pci_read_config_dword(pdev,
				bridge->capndx+PCI_AGP_STATUS,
				&bridge->mode);
	}

	pci_set_drvdata(pdev, bridge);
	return agp_add_bridge(bridge);
}

static void __devexit agp_intel_remove(struct pci_dev *pdev)
{
	struct agp_bridge_data *bridge = pci_get_drvdata(pdev);

	agp_remove_bridge(bridge);

2267 2268
	if (intel_private.pcidev)
		pci_dev_put(intel_private.pcidev);
Linus Torvalds's avatar
Linus Torvalds committed
2269 2270 2271 2272

	agp_put_bridge(bridge);
}

2273
#ifdef CONFIG_PM
Linus Torvalds's avatar
Linus Torvalds committed
2274 2275 2276
static int agp_intel_resume(struct pci_dev *pdev)
{
	struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
2277
	int ret_val;
Linus Torvalds's avatar
Linus Torvalds committed
2278 2279 2280

	pci_restore_state(pdev);

2281 2282 2283 2284
	/* We should restore our graphics device's config space,
	 * as host bridge (00:00) resumes before graphics device (02:00),
	 * then our access to its pci space can work right.
	 */
2285 2286
	if (intel_private.pcidev)
		pci_restore_state(intel_private.pcidev);
2287

Linus Torvalds's avatar
Linus Torvalds committed
2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301
	if (bridge->driver == &intel_generic_driver)
		intel_configure();
	else if (bridge->driver == &intel_850_driver)
		intel_850_configure();
	else if (bridge->driver == &intel_845_driver)
		intel_845_configure();
	else if (bridge->driver == &intel_830mp_driver)
		intel_830mp_configure();
	else if (bridge->driver == &intel_915_driver)
		intel_i915_configure();
	else if (bridge->driver == &intel_830_driver)
		intel_i830_configure();
	else if (bridge->driver == &intel_810_driver)
		intel_i810_configure();
2302 2303
	else if (bridge->driver == &intel_i965_driver)
		intel_i915_configure();
Linus Torvalds's avatar
Linus Torvalds committed
2304

2305 2306 2307 2308
	ret_val = agp_rebind_memory();
	if (ret_val != 0)
		return ret_val;

Linus Torvalds's avatar
Linus Torvalds committed
2309 2310
	return 0;
}
2311
#endif
Linus Torvalds's avatar
Linus Torvalds committed
2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343

static struct pci_device_id agp_intel_pci_table[] = {
#define ID(x)						\
	{						\
	.class		= (PCI_CLASS_BRIDGE_HOST << 8),	\
	.class_mask	= ~0,				\
	.vendor		= PCI_VENDOR_ID_INTEL,		\
	.device		= x,				\
	.subvendor	= PCI_ANY_ID,			\
	.subdevice	= PCI_ANY_ID,			\
	}
	ID(PCI_DEVICE_ID_INTEL_82443LX_0),
	ID(PCI_DEVICE_ID_INTEL_82443BX_0),
	ID(PCI_DEVICE_ID_INTEL_82443GX_0),
	ID(PCI_DEVICE_ID_INTEL_82810_MC1),
	ID(PCI_DEVICE_ID_INTEL_82810_MC3),
	ID(PCI_DEVICE_ID_INTEL_82810E_MC),
	ID(PCI_DEVICE_ID_INTEL_82815_MC),
	ID(PCI_DEVICE_ID_INTEL_82820_HB),
	ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
	ID(PCI_DEVICE_ID_INTEL_82830_HB),
	ID(PCI_DEVICE_ID_INTEL_82840_HB),
	ID(PCI_DEVICE_ID_INTEL_82845_HB),
	ID(PCI_DEVICE_ID_INTEL_82845G_HB),
	ID(PCI_DEVICE_ID_INTEL_82850_HB),
	ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
	ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
	ID(PCI_DEVICE_ID_INTEL_82860_HB),
	ID(PCI_DEVICE_ID_INTEL_82865_HB),
	ID(PCI_DEVICE_ID_INTEL_82875_HB),
	ID(PCI_DEVICE_ID_INTEL_7505_0),
	ID(PCI_DEVICE_ID_INTEL_7205_0),
2344
	ID(PCI_DEVICE_ID_INTEL_E7221_HB),
Linus Torvalds's avatar
Linus Torvalds committed
2345 2346
	ID(PCI_DEVICE_ID_INTEL_82915G_HB),
	ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
2347
	ID(PCI_DEVICE_ID_INTEL_82945G_HB),
2348
	ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
2349
	ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
2350
	ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
2351
	ID(PCI_DEVICE_ID_INTEL_82G35_HB),
2352 2353
	ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
	ID(PCI_DEVICE_ID_INTEL_82965G_HB),
2354
	ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
2355
	ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
2356 2357 2358
	ID(PCI_DEVICE_ID_INTEL_G33_HB),
	ID(PCI_DEVICE_ID_INTEL_Q35_HB),
	ID(PCI_DEVICE_ID_INTEL_Q33_HB),
2359
	ID(PCI_DEVICE_ID_INTEL_GM45_HB),
2360 2361 2362
	ID(PCI_DEVICE_ID_INTEL_IGD_E_HB),
	ID(PCI_DEVICE_ID_INTEL_Q45_HB),
	ID(PCI_DEVICE_ID_INTEL_G45_HB),
Linus Torvalds's avatar
Linus Torvalds committed
2363 2364 2365 2366 2367 2368 2369 2370 2371 2372
	{ }
};

MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);

static struct pci_driver agp_intel_pci_driver = {
	.name		= "agpgart-intel",
	.id_table	= agp_intel_pci_table,
	.probe		= agp_intel_probe,
	.remove		= __devexit_p(agp_intel_remove),
2373
#ifdef CONFIG_PM
Linus Torvalds's avatar
Linus Torvalds committed
2374
	.resume		= agp_intel_resume,
2375
#endif
Linus Torvalds's avatar
Linus Torvalds committed
2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394
};

static int __init agp_intel_init(void)
{
	if (agp_off)
		return -EINVAL;
	return pci_register_driver(&agp_intel_pci_driver);
}

static void __exit agp_intel_cleanup(void)
{
	pci_unregister_driver(&agp_intel_pci_driver);
}

module_init(agp_intel_init);
module_exit(agp_intel_cleanup);

MODULE_AUTHOR("Dave Jones <davej@codemonkey.org.uk>");
MODULE_LICENSE("GPL and additional rights");