cpu-probe.c 29.8 KB
Newer Older
Linus Torvalds's avatar
Linus Torvalds committed
1 2 3 4
/*
 * Processor capabilities determination functions.
 *
 * Copyright (C) xxxx  the Anonymous
5
 * Copyright (C) 1994 - 2006 Ralf Baechle
6
 * Copyright (C) 2003, 2004  Maciej W. Rozycki
Ralf Baechle's avatar
Ralf Baechle committed
7
 * Copyright (C) 2001, 2004, 2011, 2012	 MIPS Technologies, Inc.
Linus Torvalds's avatar
Linus Torvalds committed
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/ptrace.h>
17
#include <linux/smp.h>
Linus Torvalds's avatar
Linus Torvalds committed
18
#include <linux/stddef.h>
19
#include <linux/export.h>
Linus Torvalds's avatar
Linus Torvalds committed
20

21
#include <asm/bugs.h>
Linus Torvalds's avatar
Linus Torvalds committed
22
#include <asm/cpu.h>
23
#include <asm/cpu-type.h>
Linus Torvalds's avatar
Linus Torvalds committed
24 25
#include <asm/fpu.h>
#include <asm/mipsregs.h>
26
#include <asm/mipsmtregs.h>
Paul Burton's avatar
Paul Burton committed
27
#include <asm/msa.h>
28
#include <asm/watch.h>
29
#include <asm/elf.h>
30
#include <asm/spram.h>
31 32
#include <asm/uaccess.h>

33
static int mips_fpu_disabled;
34 35 36 37 38 39 40 41 42 43 44

static int __init fpu_disable(char *s)
{
	cpu_data[0].options &= ~MIPS_CPU_FPU;
	mips_fpu_disabled = 1;

	return 1;
}

__setup("nofpu", fpu_disable);

45
int mips_dsp_disabled;
46 47 48

static int __init dsp_disable(char *s)
{
49
	cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
50 51 52 53 54 55 56
	mips_dsp_disabled = 1;

	return 1;
}

__setup("nodsp", dsp_disable);

57 58 59 60
static inline void check_errata(void)
{
	struct cpuinfo_mips *c = &current_cpu_data;

61
	switch (current_cpu_type()) {
62 63 64 65 66 67 68 69 70 71 72 73 74 75
	case CPU_34K:
		/*
		 * Erratum "RPS May Cause Incorrect Instruction Execution"
		 * This code only handles VPE0, any SMP/SMTC/RTOS code
		 * making use of VPE1 will be responsable for that VPE.
		 */
		if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
			write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
		break;
	default:
		break;
	}
}

Linus Torvalds's avatar
Linus Torvalds committed
76 77
void __init check_bugs32(void)
{
78
	check_errata();
Linus Torvalds's avatar
Linus Torvalds committed
79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102
}

/*
 * Probe whether cpu has config register by trying to play with
 * alternate cache bit and see whether it matters.
 * It's used by cpu_probe to distinguish between R3000A and R3081.
 */
static inline int cpu_has_confreg(void)
{
#ifdef CONFIG_CPU_R3000
	extern unsigned long r3k_cache_size(unsigned long);
	unsigned long size1, size2;
	unsigned long cfg = read_c0_conf();

	size1 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg ^ R30XX_CONF_AC);
	size2 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg);
	return size1 != size2;
#else
	return 0;
#endif
}

103 104 105 106 107 108
static inline void set_elf_platform(int cpu, const char *plat)
{
	if (cpu == 0)
		__elf_platform = plat;
}

Linus Torvalds's avatar
Linus Torvalds committed
109 110 111 112 113 114 115 116
/*
 * Get the FPU Implementation/Revision.
 */
static inline unsigned long cpu_get_fpu_id(void)
{
	unsigned long tmp, fpu_id;

	tmp = read_c0_status();
117
	__enable_fpu(FPU_AS_IS);
Linus Torvalds's avatar
Linus Torvalds committed
118 119 120 121 122 123 124 125 126 127
	fpu_id = read_32bit_cp1_register(CP1_REVISION);
	write_c0_status(tmp);
	return fpu_id;
}

/*
 * Check the CPU has an FPU the official way.
 */
static inline int __cpu_has_fpu(void)
{
128
	return ((cpu_get_fpu_id() & FPIR_IMP_MASK) != FPIR_IMP_NONE);
Linus Torvalds's avatar
Linus Torvalds committed
129 130
}

Paul Burton's avatar
Paul Burton committed
131 132 133 134 135 136 137 138 139 140 141 142 143 144
static inline unsigned long cpu_get_msa_id(void)
{
	unsigned long status, conf5, msa_id;

	status = read_c0_status();
	__enable_fpu(FPU_64BIT);
	conf5 = read_c0_config5();
	enable_msa();
	msa_id = read_msa_ir();
	write_c0_config5(conf5);
	write_c0_status(status);
	return msa_id;
}

145 146 147
static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
{
#ifdef __NEED_VMBITS_PROBE
148
	write_c0_entryhi(0x3fffffffffffe000ULL);
149
	back_to_back_c0_hazard();
150
	c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
151 152 153
#endif
}

154
static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
155 156 157 158 159 160 161 162 163 164 165
{
	switch (isa) {
	case MIPS_CPU_ISA_M64R2:
		c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
	case MIPS_CPU_ISA_M64R1:
		c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
	case MIPS_CPU_ISA_V:
		c->isa_level |= MIPS_CPU_ISA_V;
	case MIPS_CPU_ISA_IV:
		c->isa_level |= MIPS_CPU_ISA_IV;
	case MIPS_CPU_ISA_III:
166
		c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
167 168 169 170 171 172 173 174 175 176 177 178
		break;

	case MIPS_CPU_ISA_M32R2:
		c->isa_level |= MIPS_CPU_ISA_M32R2;
	case MIPS_CPU_ISA_M32R1:
		c->isa_level |= MIPS_CPU_ISA_M32R1;
	case MIPS_CPU_ISA_II:
		c->isa_level |= MIPS_CPU_ISA_II;
		break;
	}
}

179
static char unknown_isa[] = KERN_ERR \
180 181
	"Unsupported ISA type, c0.config0: %d.";

182 183 184
static void set_ftlb_enable(struct cpuinfo_mips *c, int enable)
{
	unsigned int config6;
185 186 187 188 189 190

	/* It's implementation dependent how the FTLB can be enabled */
	switch (c->cputype) {
	case CPU_PROAPTIV:
	case CPU_P5600:
		/* proAptiv & related cores use Config6 to enable the FTLB */
191 192 193 194 195 196 197 198
		config6 = read_c0_config6();
		if (enable)
			/* Enable FTLB */
			write_c0_config6(config6 | MIPS_CONF6_FTLBEN);
		else
			/* Disable FTLB */
			write_c0_config6(config6 &  ~MIPS_CONF6_FTLBEN);
		back_to_back_c0_hazard();
199
		break;
200 201 202
	}
}

203 204 205 206 207 208 209
static inline unsigned int decode_config0(struct cpuinfo_mips *c)
{
	unsigned int config0;
	int isa;

	config0 = read_c0_config();

210 211 212 213 214
	/*
	 * Look for Standard TLB or Dual VTLB and FTLB
	 */
	if ((((config0 & MIPS_CONF_MT) >> 7) == 1) ||
	    (((config0 & MIPS_CONF_MT) >> 7) == 4))
215
		c->options |= MIPS_CPU_TLB;
216

217 218 219 220 221
	isa = (config0 & MIPS_CONF_AT) >> 13;
	switch (isa) {
	case 0:
		switch ((config0 & MIPS_CONF_AR) >> 10) {
		case 0:
222
			set_isa(c, MIPS_CPU_ISA_M32R1);
223 224
			break;
		case 1:
225
			set_isa(c, MIPS_CPU_ISA_M32R2);
226 227 228 229 230 231 232 233
			break;
		default:
			goto unknown;
		}
		break;
	case 2:
		switch ((config0 & MIPS_CONF_AR) >> 10) {
		case 0:
234
			set_isa(c, MIPS_CPU_ISA_M64R1);
235 236
			break;
		case 1:
237
			set_isa(c, MIPS_CPU_ISA_M64R2);
238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270
			break;
		default:
			goto unknown;
		}
		break;
	default:
		goto unknown;
	}

	return config0 & MIPS_CONF_M;

unknown:
	panic(unknown_isa, config0);
}

static inline unsigned int decode_config1(struct cpuinfo_mips *c)
{
	unsigned int config1;

	config1 = read_c0_config1();

	if (config1 & MIPS_CONF1_MD)
		c->ases |= MIPS_ASE_MDMX;
	if (config1 & MIPS_CONF1_WR)
		c->options |= MIPS_CPU_WATCH;
	if (config1 & MIPS_CONF1_CA)
		c->ases |= MIPS_ASE_MIPS16;
	if (config1 & MIPS_CONF1_EP)
		c->options |= MIPS_CPU_EJTAG;
	if (config1 & MIPS_CONF1_FP) {
		c->options |= MIPS_CPU_FPU;
		c->options |= MIPS_CPU_32FPR;
	}
271
	if (cpu_has_tlb) {
272
		c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
273 274 275
		c->tlbsizevtlb = c->tlbsize;
		c->tlbsizeftlbsets = 0;
	}
276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297

	return config1 & MIPS_CONF_M;
}

static inline unsigned int decode_config2(struct cpuinfo_mips *c)
{
	unsigned int config2;

	config2 = read_c0_config2();

	if (config2 & MIPS_CONF2_SL)
		c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;

	return config2 & MIPS_CONF_M;
}

static inline unsigned int decode_config3(struct cpuinfo_mips *c)
{
	unsigned int config3;

	config3 = read_c0_config3();

298
	if (config3 & MIPS_CONF3_SM) {
299
		c->ases |= MIPS_ASE_SMARTMIPS;
300 301 302 303
		c->options |= MIPS_CPU_RIXI;
	}
	if (config3 & MIPS_CONF3_RXI)
		c->options |= MIPS_CPU_RIXI;
304 305
	if (config3 & MIPS_CONF3_DSP)
		c->ases |= MIPS_ASE_DSP;
306 307
	if (config3 & MIPS_CONF3_DSP2P)
		c->ases |= MIPS_ASE_DSP2P;
308 309 310 311 312 313 314 315
	if (config3 & MIPS_CONF3_VINT)
		c->options |= MIPS_CPU_VINT;
	if (config3 & MIPS_CONF3_VEIC)
		c->options |= MIPS_CPU_VEIC;
	if (config3 & MIPS_CONF3_MT)
		c->ases |= MIPS_ASE_MIPSMT;
	if (config3 & MIPS_CONF3_ULRI)
		c->options |= MIPS_CPU_ULRI;
316 317
	if (config3 & MIPS_CONF3_ISA)
		c->options |= MIPS_CPU_MICROMIPS;
318 319
	if (config3 & MIPS_CONF3_VZ)
		c->ases |= MIPS_ASE_VZ;
320 321
	if (config3 & MIPS_CONF3_SC)
		c->options |= MIPS_CPU_SEGMENTS;
Paul Burton's avatar
Paul Burton committed
322 323
	if (config3 & MIPS_CONF3_MSA)
		c->ases |= MIPS_ASE_MSA;
324 325 326 327 328 329 330

	return config3 & MIPS_CONF_M;
}

static inline unsigned int decode_config4(struct cpuinfo_mips *c)
{
	unsigned int config4;
331 332 333
	unsigned int newcf4;
	unsigned int mmuextdef;
	unsigned int ftlb_page = MIPS_CONF4_FTLBPAGESIZE;
334 335 336

	config4 = read_c0_config4();

337 338 339
	if (cpu_has_tlb) {
		if (((config4 & MIPS_CONF4_IE) >> 29) == 2)
			c->options |= MIPS_CPU_TLBINV;
340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374
		mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
		switch (mmuextdef) {
		case MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT:
			c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
			c->tlbsizevtlb = c->tlbsize;
			break;
		case MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT:
			c->tlbsizevtlb +=
				((config4 & MIPS_CONF4_VTLBSIZEEXT) >>
				  MIPS_CONF4_VTLBSIZEEXT_SHIFT) * 0x40;
			c->tlbsize = c->tlbsizevtlb;
			ftlb_page = MIPS_CONF4_VFTLBPAGESIZE;
			/* fall through */
		case MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT:
			newcf4 = (config4 & ~ftlb_page) |
				(page_size_ftlb(mmuextdef) <<
				 MIPS_CONF4_FTLBPAGESIZE_SHIFT);
			write_c0_config4(newcf4);
			back_to_back_c0_hazard();
			config4 = read_c0_config4();
			if (config4 != newcf4) {
				pr_err("PAGE_SIZE 0x%lx is not supported by FTLB (config4=0x%x)\n",
				       PAGE_SIZE, config4);
				/* Switch FTLB off */
				set_ftlb_enable(c, 0);
				break;
			}
			c->tlbsizeftlbsets = 1 <<
				((config4 & MIPS_CONF4_FTLBSETS) >>
				 MIPS_CONF4_FTLBSETS_SHIFT);
			c->tlbsizeftlbways = ((config4 & MIPS_CONF4_FTLBWAYS) >>
					      MIPS_CONF4_FTLBWAYS_SHIFT) + 2;
			c->tlbsize += c->tlbsizeftlbways * c->tlbsizeftlbsets;
			break;
		}
375 376
	}

377 378 379 380 381
	c->kscratch_mask = (config4 >> 16) & 0xff;

	return config4 & MIPS_CONF_M;
}

382 383 384 385 386 387 388 389
static inline unsigned int decode_config5(struct cpuinfo_mips *c)
{
	unsigned int config5;

	config5 = read_c0_config5();
	config5 &= ~MIPS_CONF5_UFR;
	write_c0_config5(config5);

390 391 392
	if (config5 & MIPS_CONF5_EVA)
		c->options |= MIPS_CPU_EVA;

393 394 395
	return config5 & MIPS_CONF_M;
}

396
static void decode_configs(struct cpuinfo_mips *c)
397 398 399 400 401 402 403 404 405
{
	int ok;

	/* MIPS32 or MIPS64 compliant CPU.  */
	c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
		     MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;

	c->scache.flags = MIPS_CACHE_NOT_PRESENT;

406 407 408
	/* Enable FTLB if present */
	set_ftlb_enable(c, 1);

409
	ok = decode_config0(c);			/* Read Config registers.  */
Ralf Baechle's avatar
Ralf Baechle committed
410
	BUG_ON(!ok);				/* Arch spec violation!	 */
411 412 413 414 415 416 417 418
	if (ok)
		ok = decode_config1(c);
	if (ok)
		ok = decode_config2(c);
	if (ok)
		ok = decode_config3(c);
	if (ok)
		ok = decode_config4(c);
419 420
	if (ok)
		ok = decode_config5(c);
421 422 423

	mips_probe_watch_registers(c);

424
#ifndef CONFIG_MIPS_CPS
425
	if (cpu_has_mips_r2) {
426
		c->core = read_c0_ebase() & 0x3ff;
427 428 429
		if (cpu_has_mipsmt)
			c->core >>= fls(core_nvpes()) - 1;
	}
430
#endif
431 432
}

433
#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
Linus Torvalds's avatar
Linus Torvalds committed
434 435
		| MIPS_CPU_COUNTER)

436
static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds's avatar
Linus Torvalds committed
437
{
438
	switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds's avatar
Linus Torvalds committed
439 440
	case PRID_IMP_R2000:
		c->cputype = CPU_R2000;
441
		__cpu_name[cpu] = "R2000";
442
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
443
			     MIPS_CPU_NOFPUEX;
Linus Torvalds's avatar
Linus Torvalds committed
444 445 446 447 448
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R3000:
449
		if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
450
			if (cpu_has_confreg()) {
Linus Torvalds's avatar
Linus Torvalds committed
451
				c->cputype = CPU_R3081E;
452 453
				__cpu_name[cpu] = "R3081";
			} else {
Linus Torvalds's avatar
Linus Torvalds committed
454
				c->cputype = CPU_R3000A;
455 456 457
				__cpu_name[cpu] = "R3000A";
			}
		} else {
Linus Torvalds's avatar
Linus Torvalds committed
458
			c->cputype = CPU_R3000;
459 460
			__cpu_name[cpu] = "R3000";
		}
461
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
462
			     MIPS_CPU_NOFPUEX;
Linus Torvalds's avatar
Linus Torvalds committed
463 464 465 466 467 468
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R4000:
		if (read_c0_config() & CONF_SC) {
469 470
			if ((c->processor_id & PRID_REV_MASK) >=
			    PRID_REV_R4400) {
Linus Torvalds's avatar
Linus Torvalds committed
471
				c->cputype = CPU_R4400PC;
472 473
				__cpu_name[cpu] = "R4400PC";
			} else {
Linus Torvalds's avatar
Linus Torvalds committed
474
				c->cputype = CPU_R4000PC;
475 476
				__cpu_name[cpu] = "R4000PC";
			}
Linus Torvalds's avatar
Linus Torvalds committed
477
		} else {
478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497
			int cca = read_c0_config() & CONF_CM_CMASK;
			int mc;

			/*
			 * SC and MC versions can't be reliably told apart,
			 * but only the latter support coherent caching
			 * modes so assume the firmware has set the KSEG0
			 * coherency attribute reasonably (if uncached, we
			 * assume SC).
			 */
			switch (cca) {
			case CONF_CM_CACHABLE_CE:
			case CONF_CM_CACHABLE_COW:
			case CONF_CM_CACHABLE_CUW:
				mc = 1;
				break;
			default:
				mc = 0;
				break;
			}
498 499
			if ((c->processor_id & PRID_REV_MASK) >=
			    PRID_REV_R4400) {
500 501
				c->cputype = mc ? CPU_R4400MC : CPU_R4400SC;
				__cpu_name[cpu] = mc ? "R4400MC" : "R4400SC";
502
			} else {
503 504
				c->cputype = mc ? CPU_R4000MC : CPU_R4000SC;
				__cpu_name[cpu] = mc ? "R4000MC" : "R4000SC";
505
			}
Linus Torvalds's avatar
Linus Torvalds committed
506 507
		}

508
		set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds's avatar
Linus Torvalds committed
509
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
510 511
			     MIPS_CPU_WATCH | MIPS_CPU_VCE |
			     MIPS_CPU_LLSC;
Linus Torvalds's avatar
Linus Torvalds committed
512 513 514
		c->tlbsize = 48;
		break;
	case PRID_IMP_VR41XX:
515 516 517
		set_isa(c, MIPS_CPU_ISA_III);
		c->options = R4K_OPTS;
		c->tlbsize = 32;
Linus Torvalds's avatar
Linus Torvalds committed
518 519 520
		switch (c->processor_id & 0xf0) {
		case PRID_REV_VR4111:
			c->cputype = CPU_VR4111;
521
			__cpu_name[cpu] = "NEC VR4111";
Linus Torvalds's avatar
Linus Torvalds committed
522 523 524
			break;
		case PRID_REV_VR4121:
			c->cputype = CPU_VR4121;
525
			__cpu_name[cpu] = "NEC VR4121";
Linus Torvalds's avatar
Linus Torvalds committed
526 527
			break;
		case PRID_REV_VR4122:
528
			if ((c->processor_id & 0xf) < 0x3) {
Linus Torvalds's avatar
Linus Torvalds committed
529
				c->cputype = CPU_VR4122;
530 531
				__cpu_name[cpu] = "NEC VR4122";
			} else {
Linus Torvalds's avatar
Linus Torvalds committed
532
				c->cputype = CPU_VR4181A;
533 534
				__cpu_name[cpu] = "NEC VR4181A";
			}
Linus Torvalds's avatar
Linus Torvalds committed
535 536
			break;
		case PRID_REV_VR4130:
537
			if ((c->processor_id & 0xf) < 0x4) {
Linus Torvalds's avatar
Linus Torvalds committed
538
				c->cputype = CPU_VR4131;
539 540
				__cpu_name[cpu] = "NEC VR4131";
			} else {
Linus Torvalds's avatar
Linus Torvalds committed
541
				c->cputype = CPU_VR4133;
542
				c->options |= MIPS_CPU_LLSC;
543 544
				__cpu_name[cpu] = "NEC VR4133";
			}
Linus Torvalds's avatar
Linus Torvalds committed
545 546 547 548
			break;
		default:
			printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
			c->cputype = CPU_VR41XX;
549
			__cpu_name[cpu] = "NEC Vr41xx";
Linus Torvalds's avatar
Linus Torvalds committed
550 551 552 553 554
			break;
		}
		break;
	case PRID_IMP_R4300:
		c->cputype = CPU_R4300;
555
		__cpu_name[cpu] = "R4300";
556
		set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds's avatar
Linus Torvalds committed
557
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
558
			     MIPS_CPU_LLSC;
Linus Torvalds's avatar
Linus Torvalds committed
559 560 561 562
		c->tlbsize = 32;
		break;
	case PRID_IMP_R4600:
		c->cputype = CPU_R4600;
563
		__cpu_name[cpu] = "R4600";
564
		set_isa(c, MIPS_CPU_ISA_III);
Thiemo Seufer's avatar
Thiemo Seufer committed
565 566
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
Linus Torvalds's avatar
Linus Torvalds committed
567 568 569
		c->tlbsize = 48;
		break;
	#if 0
570
	case PRID_IMP_R4650:
Linus Torvalds's avatar
Linus Torvalds committed
571 572 573 574 575 576
		/*
		 * This processor doesn't have an MMU, so it's not
		 * "real easy" to run Linux on it. It is left purely
		 * for documentation.  Commented out because it shares
		 * it's c0_prid id number with the TX3900.
		 */
577
		c->cputype = CPU_R4650;
578
		__cpu_name[cpu] = "R4650";
579
		set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds's avatar
Linus Torvalds committed
580
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
581
		c->tlbsize = 48;
Linus Torvalds's avatar
Linus Torvalds committed
582 583 584
		break;
	#endif
	case PRID_IMP_TX39:
585
		c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
Linus Torvalds's avatar
Linus Torvalds committed
586 587 588

		if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
			c->cputype = CPU_TX3927;
589
			__cpu_name[cpu] = "TX3927";
Linus Torvalds's avatar
Linus Torvalds committed
590 591
			c->tlbsize = 64;
		} else {
592
			switch (c->processor_id & PRID_REV_MASK) {
Linus Torvalds's avatar
Linus Torvalds committed
593 594
			case PRID_REV_TX3912:
				c->cputype = CPU_TX3912;
595
				__cpu_name[cpu] = "TX3912";
Linus Torvalds's avatar
Linus Torvalds committed
596 597 598 599
				c->tlbsize = 32;
				break;
			case PRID_REV_TX3922:
				c->cputype = CPU_TX3922;
600
				__cpu_name[cpu] = "TX3922";
Linus Torvalds's avatar
Linus Torvalds committed
601 602 603 604 605 606 607
				c->tlbsize = 64;
				break;
			}
		}
		break;
	case PRID_IMP_R4700:
		c->cputype = CPU_R4700;
608
		__cpu_name[cpu] = "R4700";
609
		set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds's avatar
Linus Torvalds committed
610
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
611
			     MIPS_CPU_LLSC;
Linus Torvalds's avatar
Linus Torvalds committed
612 613 614 615
		c->tlbsize = 48;
		break;
	case PRID_IMP_TX49:
		c->cputype = CPU_TX49XX;
616
		__cpu_name[cpu] = "R49XX";
617
		set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds's avatar
Linus Torvalds committed
618 619 620 621 622 623 624
		c->options = R4K_OPTS | MIPS_CPU_LLSC;
		if (!(c->processor_id & 0x08))
			c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5000:
		c->cputype = CPU_R5000;
625
		__cpu_name[cpu] = "R5000";
626
		set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds's avatar
Linus Torvalds committed
627
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
628
			     MIPS_CPU_LLSC;
Linus Torvalds's avatar
Linus Torvalds committed
629 630 631 632
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5432:
		c->cputype = CPU_R5432;
633
		__cpu_name[cpu] = "R5432";
634
		set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds's avatar
Linus Torvalds committed
635
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
636
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds's avatar
Linus Torvalds committed
637 638 639 640
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5500:
		c->cputype = CPU_R5500;
641
		__cpu_name[cpu] = "R5500";
642
		set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds's avatar
Linus Torvalds committed
643
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
644
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds's avatar
Linus Torvalds committed
645 646 647 648
		c->tlbsize = 48;
		break;
	case PRID_IMP_NEVADA:
		c->cputype = CPU_NEVADA;
649
		__cpu_name[cpu] = "Nevada";
650
		set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds's avatar
Linus Torvalds committed
651
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
652
			     MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
Linus Torvalds's avatar
Linus Torvalds committed
653 654 655 656
		c->tlbsize = 48;
		break;
	case PRID_IMP_R6000:
		c->cputype = CPU_R6000;
657
		__cpu_name[cpu] = "R6000";
658
		set_isa(c, MIPS_CPU_ISA_II);
Linus Torvalds's avatar
Linus Torvalds committed
659
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
660
			     MIPS_CPU_LLSC;
Linus Torvalds's avatar
Linus Torvalds committed
661 662 663 664
		c->tlbsize = 32;
		break;
	case PRID_IMP_R6000A:
		c->cputype = CPU_R6000A;
665
		__cpu_name[cpu] = "R6000A";
666
		set_isa(c, MIPS_CPU_ISA_II);
Linus Torvalds's avatar
Linus Torvalds committed
667
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
668
			     MIPS_CPU_LLSC;
Linus Torvalds's avatar
Linus Torvalds committed
669 670 671 672
		c->tlbsize = 32;
		break;
	case PRID_IMP_RM7000:
		c->cputype = CPU_RM7000;
673
		__cpu_name[cpu] = "RM7000";
674
		set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds's avatar
Linus Torvalds committed
675
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
676
			     MIPS_CPU_LLSC;
Linus Torvalds's avatar
Linus Torvalds committed
677
		/*
Ralf Baechle's avatar
Ralf Baechle committed
678
		 * Undocumented RM7000:	 Bit 29 in the info register of
Linus Torvalds's avatar
Linus Torvalds committed
679 680 681
		 * the RM7000 v2.0 indicates if the TLB has 48 or 64
		 * entries.
		 *
Ralf Baechle's avatar
Ralf Baechle committed
682 683
		 * 29	   1 =>	   64 entry JTLB
		 *	   0 =>	   48 entry JTLB
Linus Torvalds's avatar
Linus Torvalds committed
684 685 686 687 688
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_RM9000:
		c->cputype = CPU_RM9000;
689
		__cpu_name[cpu] = "RM9000";
690
		set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds's avatar
Linus Torvalds committed
691
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
692
			     MIPS_CPU_LLSC;
Linus Torvalds's avatar
Linus Torvalds committed
693 694 695 696
		/*
		 * Bit 29 in the info register of the RM9000
		 * indicates if the TLB has 48 or 64 entries.
		 *
Ralf Baechle's avatar
Ralf Baechle committed
697 698
		 * 29	   1 =>	   64 entry JTLB
		 *	   0 =>	   48 entry JTLB
Linus Torvalds's avatar
Linus Torvalds committed
699 700 701 702 703
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_R8000:
		c->cputype = CPU_R8000;
704
		__cpu_name[cpu] = "RM8000";
705
		set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds's avatar
Linus Torvalds committed
706
		c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
707 708
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
Linus Torvalds's avatar
Linus Torvalds committed
709 710 711 712
		c->tlbsize = 384;      /* has weird TLB: 3-way x 128 */
		break;
	case PRID_IMP_R10000:
		c->cputype = CPU_R10000;
713
		__cpu_name[cpu] = "R10000";
714
		set_isa(c, MIPS_CPU_ISA_IV);
715
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
716
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds's avatar
Linus Torvalds committed
717
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
718
			     MIPS_CPU_LLSC;
Linus Torvalds's avatar
Linus Torvalds committed
719 720 721 722
		c->tlbsize = 64;
		break;
	case PRID_IMP_R12000:
		c->cputype = CPU_R12000;
723
		__cpu_name[cpu] = "R12000";
724
		set_isa(c, MIPS_CPU_ISA_IV);
725
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
726
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds's avatar
Linus Torvalds committed
727
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
728
			     MIPS_CPU_LLSC;
Linus Torvalds's avatar
Linus Torvalds committed
729 730
		c->tlbsize = 64;
		break;
Kumba's avatar
Kumba committed
731 732
	case PRID_IMP_R14000:
		c->cputype = CPU_R14000;
733
		__cpu_name[cpu] = "R14000";
734
		set_isa(c, MIPS_CPU_ISA_IV);
Kumba's avatar
Kumba committed
735
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
736
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
Kumba's avatar
Kumba committed
737
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
738
			     MIPS_CPU_LLSC;
Kumba's avatar
Kumba committed
739 740
		c->tlbsize = 64;
		break;
741
	case PRID_IMP_LOONGSON_64:  /* Loongson-2/3 */
742 743
		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON2E:
744 745
			c->cputype = CPU_LOONGSON2;
			__cpu_name[cpu] = "ICT Loongson-2";
746 747 748
			set_elf_platform(cpu, "loongson2e");
			break;
		case PRID_REV_LOONGSON2F:
749 750
			c->cputype = CPU_LOONGSON2;
			__cpu_name[cpu] = "ICT Loongson-2";
751 752
			set_elf_platform(cpu, "loongson2f");
			break;
753 754 755 756 757
		case PRID_REV_LOONGSON3A:
			c->cputype = CPU_LOONGSON3;
			__cpu_name[cpu] = "ICT Loongson-3";
			set_elf_platform(cpu, "loongson3a");
			break;
758 759
		}

760
		set_isa(c, MIPS_CPU_ISA_III);
761 762 763 764 765
		c->options = R4K_OPTS |
			     MIPS_CPU_FPU | MIPS_CPU_LLSC |
			     MIPS_CPU_32FPR;
		c->tlbsize = 64;
		break;
766
	case PRID_IMP_LOONGSON_32:  /* Loongson-1 */
767
		decode_configs(c);
768

769
		c->cputype = CPU_LOONGSON1;
Linus Torvalds's avatar
Linus Torvalds committed
770

771 772 773
		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON1B:
			__cpu_name[cpu] = "Loongson 1B";
774 775
			break;
		}
776

777
		break;
Linus Torvalds's avatar
Linus Torvalds committed
778 779 780
	}
}

781
static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds's avatar
Linus Torvalds committed
782
{
783
	switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds's avatar
Linus Torvalds committed
784 785
	case PRID_IMP_4KC:
		c->cputype = CPU_4KC;
786
		__cpu_name[cpu] = "MIPS 4Kc";
Linus Torvalds's avatar
Linus Torvalds committed
787 788
		break;
	case PRID_IMP_4KEC:
789 790
	case PRID_IMP_4KECR2:
		c->cputype = CPU_4KEC;
791
		__cpu_name[cpu] = "MIPS 4KEc";
792
		break;
Linus Torvalds's avatar
Linus Torvalds committed
793
	case PRID_IMP_4KSC:
794
	case PRID_IMP_4KSD:
Linus Torvalds's avatar
Linus Torvalds committed
795
		c->cputype = CPU_4KSC;
796
		__cpu_name[cpu] = "MIPS 4KSc";
Linus Torvalds's avatar
Linus Torvalds committed
797 798 799
		break;
	case PRID_IMP_5KC:
		c->cputype = CPU_5KC;
800
		__cpu_name[cpu] = "MIPS 5Kc";
Linus Torvalds's avatar
Linus Torvalds committed
801
		break;
Leonid Yegoshin's avatar
Leonid Yegoshin committed
802 803 804 805
	case PRID_IMP_5KE:
		c->cputype = CPU_5KE;
		__cpu_name[cpu] = "MIPS 5KE";
		break;
Linus Torvalds's avatar
Linus Torvalds committed
806 807
	case PRID_IMP_20KC:
		c->cputype = CPU_20KC;
808
		__cpu_name[cpu] = "MIPS 20Kc";
Linus Torvalds's avatar
Linus Torvalds committed
809 810 811
		break;
	case PRID_IMP_24K:
		c->cputype = CPU_24K;
812
		__cpu_name[cpu] = "MIPS 24Kc";
Linus Torvalds's avatar
Linus Torvalds committed
813
		break;
814 815 816 817
	case PRID_IMP_24KE:
		c->cputype = CPU_24K;
		__cpu_name[cpu] = "MIPS 24KEc";
		break;
Linus Torvalds's avatar
Linus Torvalds committed
818 819
	case PRID_IMP_25KF:
		c->cputype = CPU_25KF;
820
		__cpu_name[cpu] = "MIPS 25Kc";
Linus Torvalds's avatar
Linus Torvalds committed
821
		break;
Ralf Baechle's avatar
Ralf Baechle committed
822 823
	case PRID_IMP_34K:
		c->cputype = CPU_34K;
824
		__cpu_name[cpu] = "MIPS 34Kc";
Ralf Baechle's avatar
Ralf Baechle committed
825
		break;
826 827
	case PRID_IMP_74K:
		c->cputype = CPU_74K;
828
		__cpu_name[cpu] = "MIPS 74Kc";
829
		break;
830 831 832 833
	case PRID_IMP_M14KC:
		c->cputype = CPU_M14KC;
		__cpu_name[cpu] = "MIPS M14Kc";
		break;
834 835 836 837
	case PRID_IMP_M14KEC:
		c->cputype = CPU_M14KEC;
		__cpu_name[cpu] = "MIPS M14KEc";
		break;
838 839
	case PRID_IMP_1004K:
		c->cputype = CPU_1004K;
840
		__cpu_name[cpu] = "MIPS 1004Kc";
841
		break;
842
	case PRID_IMP_1074K:
843
		c->cputype = CPU_1074K;
844 845
		__cpu_name[cpu] = "MIPS 1074Kc";
		break;
846 847 848 849 850 851 852 853
	case PRID_IMP_INTERAPTIV_UP:
		c->cputype = CPU_INTERAPTIV;
		__cpu_name[cpu] = "MIPS interAptiv";
		break;
	case PRID_IMP_INTERAPTIV_MP:
		c->cputype = CPU_INTERAPTIV;
		__cpu_name[cpu] = "MIPS interAptiv (multi)";
		break;
854 855 856 857 858 859 860 861
	case PRID_IMP_PROAPTIV_UP:
		c->cputype = CPU_PROAPTIV;
		__cpu_name[cpu] = "MIPS proAptiv";
		break;
	case PRID_IMP_PROAPTIV_MP:
		c->cputype = CPU_PROAPTIV;
		__cpu_name[cpu] = "MIPS proAptiv (multi)";
		break;
862 863 864 865
	case PRID_IMP_P5600:
		c->cputype = CPU_P5600;
		__cpu_name[cpu] = "MIPS P5600";
		break;
866 867 868 869
	case PRID_IMP_M5150:
		c->cputype = CPU_M5150;
		__cpu_name[cpu] = "MIPS M5150";
		break;
Linus Torvalds's avatar
Linus Torvalds committed
870
	}
Chris Dearman's avatar
Chris Dearman committed
871

872 873
	decode_configs(c);

Chris Dearman's avatar
Chris Dearman committed
874
	spram_config();
Linus Torvalds's avatar
Linus Torvalds committed
875 876
}

877
static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds's avatar
Linus Torvalds committed
878
{
879
	decode_configs(c);
880
	switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds's avatar
Linus Torvalds committed
881 882
	case PRID_IMP_AU1_REV1:
	case PRID_IMP_AU1_REV2:
883
		c->cputype = CPU_ALCHEMY;
Linus Torvalds's avatar
Linus Torvalds committed
884 885
		switch ((c->processor_id >> 24) & 0xff) {
		case 0:
886
			__cpu_name[cpu] = "Au1000";
Linus Torvalds's avatar
Linus Torvalds committed
887 888
			break;
		case 1:
889
			__cpu_name[cpu] = "Au1500";
Linus Torvalds's avatar
Linus Torvalds committed
890 891
			break;
		case 2:
892
			__cpu_name[cpu] = "Au1100";
Linus Torvalds's avatar
Linus Torvalds committed
893 894
			break;
		case 3:
895
			__cpu_name[cpu] = "Au1550";
Linus Torvalds's avatar
Linus Torvalds committed
896
			break;
Pete Popov's avatar
Pete Popov committed
897
		case 4:
898
			__cpu_name[cpu] = "Au1200";
899
			if ((c->processor_id & PRID_REV_MASK) == 2)
900
				__cpu_name[cpu] = "Au1250";
901 902
			break;
		case 5:
903
			__cpu_name[cpu] = "Au1210";
Pete Popov's avatar
Pete Popov committed
904
			break;
Linus Torvalds's avatar
Linus Torvalds committed
905
		default:
906
			__cpu_name[cpu] = "Au1xxx";
Linus Torvalds's avatar
Linus Torvalds committed
907 908 909 910 911 912
			break;
		}
		break;
	}
}

913
static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds's avatar
Linus Torvalds committed
914
{
915
	decode_configs(c);
916

917
	switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds's avatar
Linus Torvalds committed
918 919
	case PRID_IMP_SB1:
		c->cputype = CPU_SB1;
920
		__cpu_name[cpu] = "SiByte SB1";
Linus Torvalds's avatar
Linus Torvalds committed
921
		/* FPU in pass1 is known to have issues. */
922
		if ((c->processor_id & PRID_REV_MASK) < 0x02)
923
			c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
Linus Torvalds's avatar
Linus Torvalds committed
924
		break;
Andrew Isaacson's avatar
Andrew Isaacson committed
925 926
	case PRID_IMP_SB1A:
		c->cputype = CPU_SB1A;
927
		__cpu_name[cpu] = "SiByte SB1A";
Andrew Isaacson's avatar
Andrew Isaacson committed
928
		break;
Linus Torvalds's avatar
Linus Torvalds committed
929 930 931
	}
}

932
static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds's avatar
Linus Torvalds committed
933
{
934
	decode_configs(c);
935
	switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds's avatar
Linus Torvalds committed
936 937
	case PRID_IMP_SR71000:
		c->cputype = CPU_SR71000;
938
		__cpu_name[cpu] = "Sandcraft SR71000";
Linus Torvalds's avatar
Linus Torvalds committed
939 940 941 942 943 944
		c->scache.ways = 8;
		c->tlbsize = 64;
		break;
	}
}

945
static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
946 947
{
	decode_configs(c);
948
	switch (c->processor_id & PRID_IMP_MASK) {
949 950
	case PRID_IMP_PR4450:
		c->cputype = CPU_PR4450;
951
		__cpu_name[cpu] = "Philips PR4450";
952
		set_isa(c, MIPS_CPU_ISA_M32R1);
953 954 955 956
		break;
	}
}

957
static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
958 959
{
	decode_configs(c);
960
	switch (c->processor_id & PRID_IMP_MASK) {
961 962
	case PRID_IMP_BMIPS32_REV4:
	case PRID_IMP_BMIPS32_REV8:
963 964
		c->cputype = CPU_BMIPS32;
		__cpu_name[cpu] = "Broadcom BMIPS32";
965
		set_elf_platform(cpu, "bmips32");
966 967 968 969 970 971
		break;
	case PRID_IMP_BMIPS3300:
	case PRID_IMP_BMIPS3300_ALT:
	case PRID_IMP_BMIPS3300_BUG:
		c->cputype = CPU_BMIPS3300;
		__cpu_name[cpu] = "Broadcom BMIPS3300";
972
		set_elf_platform(cpu, "bmips3300");
973 974
		break;
	case PRID_IMP_BMIPS43XX: {
975
		int rev = c->processor_id & PRID_REV_MASK;
976 977 978 979 980

		if (rev >= PRID_REV_BMIPS4380_LO &&
				rev <= PRID_REV_BMIPS4380_HI) {
			c->cputype = CPU_BMIPS4380;
			__cpu_name[cpu] = "Broadcom BMIPS4380";
981
			set_elf_platform(cpu, "bmips4380");
982 983 984
		} else {
			c->cputype = CPU_BMIPS4350;
			__cpu_name[cpu] = "Broadcom BMIPS4350";
985
			set_elf_platform(cpu, "bmips4350");
986
		}
987
		break;
988 989 990 991
	}
	case PRID_IMP_BMIPS5000:
		c->cputype = CPU_BMIPS5000;
		__cpu_name[cpu] = "Broadcom BMIPS5000";
992
		set_elf_platform(cpu, "bmips5000");
993
		c->options |= MIPS_CPU_ULRI;
994
		break;
995 996 997
	}
}

998 999 1000
static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
1001
	switch (c->processor_id & PRID_IMP_MASK) {
1002 1003 1004
	case PRID_IMP_CAVIUM_CN38XX:
	case PRID_IMP_CAVIUM_CN31XX:
	case PRID_IMP_CAVIUM_CN30XX:
1005 1006 1007
		c->cputype = CPU_CAVIUM_OCTEON;
		__cpu_name[cpu] = "Cavium Octeon";
		goto platform;
1008 1009 1010 1011
	case PRID_IMP_CAVIUM_CN58XX:
	case PRID_IMP_CAVIUM_CN56XX:
	case PRID_IMP_CAVIUM_CN50XX:
	case PRID_IMP_CAVIUM_CN52XX:
1012 1013 1014
		c->cputype = CPU_CAVIUM_OCTEON_PLUS;
		__cpu_name[cpu] = "Cavium Octeon+";
platform:
1015
		set_elf_platform(cpu, "octeon");
1016
		break;
1017
	case PRID_IMP_CAVIUM_CN61XX:
1018
	case PRID_IMP_CAVIUM_CN63XX:
1019 1020
	case PRID_IMP_CAVIUM_CN66XX:
	case PRID_IMP_CAVIUM_CN68XX:
1021
	case PRID_IMP_CAVIUM_CNF71XX:
1022 1023
		c->cputype = CPU_CAVIUM_OCTEON2;
		__cpu_name[cpu] = "Cavium Octeon II";
1024
		set_elf_platform(cpu, "octeon2");
1025
		break;
1026 1027 1028 1029 1030 1031
	case PRID_IMP_CAVIUM_CN70XX:
	case PRID_IMP_CAVIUM_CN78XX:
		c->cputype = CPU_CAVIUM_OCTEON3;
		__cpu_name[cpu] = "Cavium Octeon III";
		set_elf_platform(cpu, "octeon3");
		break;
1032 1033 1034 1035 1036 1037 1038
	default:
		printk(KERN_INFO "Unknown Octeon chip!\n");
		c->cputype = CPU_UNKNOWN;
		break;
	}
}

1039 1040 1041 1042 1043
static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
	/* JZRISC does not implement the CP0 counter. */
	c->options &= ~MIPS_CPU_COUNTER;
1044
	switch (c->processor_id & PRID_IMP_MASK) {
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
	case PRID_IMP_JZRISC:
		c->cputype = CPU_JZRISC;
		__cpu_name[cpu] = "Ingenic JZRISC";
		break;
	default:
		panic("Unknown Ingenic Processor ID!");
		break;
	}
}

1055 1056 1057 1058
static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
{
	decode_configs(c);

1059
	if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_NETLOGIC_AU13XX) {
1060 1061 1062 1063 1064 1065
		c->cputype = CPU_ALCHEMY;
		__cpu_name[cpu] = "Au1300";
		/* following stuff is not for Alchemy */
		return;
	}

Ralf Baechle's avatar
Ralf Baechle committed
1066 1067
	c->options = (MIPS_CPU_TLB	 |
			MIPS_CPU_4KEX	 |
1068
			MIPS_CPU_COUNTER |
Ralf Baechle's avatar
Ralf Baechle committed
1069 1070 1071
			MIPS_CPU_DIVEC	 |
			MIPS_CPU_WATCH	 |
			MIPS_CPU_EJTAG	 |
1072 1073
			MIPS_CPU_LLSC);

1074
	switch (c->processor_id & PRID_IMP_MASK) {
1075
	case PRID_IMP_NETLOGIC_XLP2XX:
1076
	case PRID_IMP_NETLOGIC_XLP9XX:
1077 1078 1079 1080
		c->cputype = CPU_XLP;
		__cpu_name[cpu] = "Broadcom XLPII";
		break;

1081 1082
	case PRID_IMP_NETLOGIC_XLP8XX:
	case PRID_IMP_NETLOGIC_XLP3XX:
1083 1084 1085 1086
		c->cputype = CPU_XLP;
		__cpu_name[cpu] = "Netlogic XLP";
		break;

1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
	case PRID_IMP_NETLOGIC_XLR732:
	case PRID_IMP_NETLOGIC_XLR716:
	case PRID_IMP_NETLOGIC_XLR532:
	case PRID_IMP_NETLOGIC_XLR308:
	case PRID_IMP_NETLOGIC_XLR532C:
	case PRID_IMP_NETLOGIC_XLR516C:
	case PRID_IMP_NETLOGIC_XLR508C:
	case PRID_IMP_NETLOGIC_XLR308C:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLR";
		break;

	case PRID_IMP_NETLOGIC_XLS608:
	case PRID_IMP_NETLOGIC_XLS408:
	case PRID_IMP_NETLOGIC_XLS404:
	case PRID_IMP_NETLOGIC_XLS208:
	case PRID_IMP_NETLOGIC_XLS204:
	case PRID_IMP_NETLOGIC_XLS108:
	case PRID_IMP_NETLOGIC_XLS104:
	case PRID_IMP_NETLOGIC_XLS616B:
	case PRID_IMP_NETLOGIC_XLS608B:
	case PRID_IMP_NETLOGIC_XLS416B:
	case PRID_IMP_NETLOGIC_XLS412B:
	case PRID_IMP_NETLOGIC_XLS408B:
	case PRID_IMP_NETLOGIC_XLS404B:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLS";
		break;

	default:
1117
		pr_info("Unknown Netlogic chip id [%02x]!\n",
1118 1119 1120 1121 1122
		       c->processor_id);
		c->cputype = CPU_XLR;
		break;
	}

1123
	if (c->cputype == CPU_XLP) {
1124
		set_isa(c, MIPS_CPU_ISA_M64R2);
1125 1126 1127 1128
		c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
		/* This will be updated again after all threads are woken up */
		c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
	} else {
1129
		set_isa(c, MIPS_CPU_ISA_M64R1);
1130 1131
		c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
	}
1132
	c->kscratch_mask = 0xf;
1133 1134
}

1135 1136 1137 1138 1139 1140
#ifdef CONFIG_64BIT
/* For use by uaccess.h */
u64 __ua_limit;
EXPORT_SYMBOL(__ua_limit);
#endif

1141
const char *__cpu_name[NR_CPUS];
1142
const char *__elf_platform;
1143

1144
void cpu_probe(void)
Linus Torvalds's avatar
Linus Torvalds committed
1145 1146
{
	struct cpuinfo_mips *c = &current_cpu_data;
1147
	unsigned int cpu = smp_processor_id();
Linus Torvalds's avatar
Linus Torvalds committed
1148

Ralf Baechle's avatar
Ralf Baechle committed
1149
	c->processor_id = PRID_IMP_UNKNOWN;
Linus Torvalds's avatar
Linus Torvalds committed
1150 1151 1152 1153
	c->fpu_id	= FPIR_IMP_NONE;
	c->cputype	= CPU_UNKNOWN;

	c->processor_id = read_c0_prid();
1154
	switch (c->processor_id & PRID_COMP_MASK) {
Linus Torvalds's avatar
Linus Torvalds committed
1155
	case PRID_COMP_LEGACY:
1156
		cpu_probe_legacy(c, cpu);
Linus Torvalds's avatar
Linus Torvalds committed
1157 1158
		break;
	case PRID_COMP_MIPS:
1159
		cpu_probe_mips(c, cpu);
Linus Torvalds's avatar
Linus Torvalds committed
1160 1161
		break;
	case PRID_COMP_ALCHEMY:
1162
		cpu_probe_alchemy(c, cpu);
Linus Torvalds's avatar
Linus Torvalds committed
1163 1164
		break;
	case PRID_COMP_SIBYTE:
1165
		cpu_probe_sibyte(c, cpu);
Linus Torvalds's avatar
Linus Torvalds committed
1166
		break;
1167
	case PRID_COMP_BROADCOM:
1168
		cpu_probe_broadcom(c, cpu);
1169
		break;
Linus Torvalds's avatar
Linus Torvalds committed
1170
	case PRID_COMP_SANDCRAFT:
1171
		cpu_probe_sandcraft(c, cpu);
Linus Torvalds's avatar
Linus Torvalds committed
1172
		break;
1173
	case PRID_COMP_NXP:
1174
		cpu_probe_nxp(c, cpu);
1175
		break;
1176 1177 1178
	case PRID_COMP_CAVIUM:
		cpu_probe_cavium(c, cpu);
		break;
1179 1180 1181
	case PRID_COMP_INGENIC:
		cpu_probe_ingenic(c, cpu);
		break;
1182 1183 1184
	case PRID_COMP_NETLOGIC:
		cpu_probe_netlogic(c, cpu);
		break;
Linus Torvalds's avatar
Linus Torvalds committed
1185
	}
1186

1187 1188 1189
	BUG_ON(!__cpu_name[cpu]);
	BUG_ON(c->cputype == CPU_UNKNOWN);

1190 1191 1192 1193 1194 1195 1196
	/*
	 * Platform code can force the cpu type to optimize code
	 * generation. In that case be sure the cpu type is correctly
	 * manually setup otherwise it could trigger some nasty bugs.
	 */
	BUG_ON(current_cpu_type() != c->cputype);

1197 1198 1199 1200
	if (mips_fpu_disabled)
		c->options &= ~MIPS_CPU_FPU;

	if (mips_dsp_disabled)
1201
		c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
1202

1203
	if (c->options & MIPS_CPU_FPU) {
Linus Torvalds's avatar
Linus Torvalds committed
1204
		c->fpu_id = cpu_get_fpu_id();
1205

1206 1207
		if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
				    MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
1208 1209 1210 1211
			if (c->fpu_id & MIPS_FPIR_3D)
				c->ases |= MIPS_ASE_MIPS3D;
		}
	}
1212

1213
	if (cpu_has_mips_r2) {
1214
		c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
1215 1216 1217
		/* R2 has Performance Counter Interrupt indicator */
		c->options |= MIPS_CPU_PCI;
	}
1218 1219
	else
		c->srsets = 1;
1220

1221
	if (cpu_has_msa) {
Paul Burton's avatar
Paul Burton committed
1222
		c->msa_id = cpu_get_msa_id();
1223 1224 1225
		WARN(c->msa_id & MSA_IR_WRPF,
		     "Vector register partitioning unimplemented!");
	}
Paul Burton's avatar
Paul Burton committed
1226

1227
	cpu_probe_vmbits(c);
1228 1229 1230 1231 1232

#ifdef CONFIG_64BIT
	if (cpu == 0)
		__ua_limit = ~((1ull << cpu_vmbits) - 1);
#endif
Linus Torvalds's avatar
Linus Torvalds committed
1233 1234
}

1235
void cpu_report(void)
Linus Torvalds's avatar
Linus Torvalds committed
1236 1237 1238
{
	struct cpuinfo_mips *c = &current_cpu_data;

1239 1240
	pr_info("CPU%d revision is: %08x (%s)\n",
		smp_processor_id(), c->processor_id, cpu_name_string());
Linus Torvalds's avatar
Linus Torvalds committed
1241
	if (c->options & MIPS_CPU_FPU)
1242
		printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
Paul Burton's avatar
Paul Burton committed
1243 1244
	if (cpu_has_msa)
		pr_info("MSA revision is: %08x\n", c->msa_id);
Linus Torvalds's avatar
Linus Torvalds committed
1245
}