intel_ringbuffer.c 54 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37
static inline int ring_space(struct intel_ring_buffer *ring)
{
38
	int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
39 40 41 42 43
	if (space < 0)
		space += ring->size;
	return space;
}

44
static int
45 46 47 48 49 50 51 52
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
53
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
74
{
75
	struct drm_device *dev = ring->dev;
76
	u32 cmd;
77
	int ret;
78

79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
108
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
109 110 111
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
112

113 114 115
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
116

117 118 119
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
120

121 122 123
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
124 125

	return 0;
126 127
}

128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
168
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
205
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
206 207
	int ret;

208 209 210 211 212
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

213 214 215 216
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
217 218 219 220 221 222 223
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
224
		flags |= PIPE_CONTROL_CS_STALL;
225 226 227 228 229 230 231 232 233 234 235
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
236
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
237
	}
238

239
	ret = intel_ring_begin(ring, 4);
240 241 242
	if (ret)
		return ret;

243
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
244 245
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
246
	intel_ring_emit(ring, 0);
247 248 249 250 251
	intel_ring_advance(ring);

	return 0;
}

252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270
static int
gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
	intel_ring_emit(ring, MI_NOOP);
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

292 293 294 295 296
static int
gen7_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
297
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
298 299
	int ret;

300 301 302 303 304 305 306 307 308 309
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
325
		flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
326 327 328 329
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
330
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
331

332 333
		flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;

334 335 336 337
		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
338 339 340 341 342 343 344 345
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
346
	intel_ring_emit(ring, scratch_addr);
347 348 349
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

350 351 352
	if (flush_domains)
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

353 354 355
	return 0;
}

356
static void ring_write_tail(struct intel_ring_buffer *ring,
357
			    u32 value)
358
{
359
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
360
	I915_WRITE_TAIL(ring, value);
361 362
}

363
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
364
{
365 366
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
367
			RING_ACTHD(ring->mmio_base) : ACTHD;
368 369 370 371

	return I915_READ(acthd_reg);
}

372 373 374 375 376 377 378 379 380 381 382
static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

383
static int init_ring_common(struct intel_ring_buffer *ring)
384
{
385 386
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
387
	struct drm_i915_gem_object *obj = ring->obj;
388
	int ret = 0;
389 390
	u32 head;

391 392 393
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_get(dev_priv);

394 395 396 397 398
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

399
	/* Stop the ring if it's running. */
400
	I915_WRITE_CTL(ring, 0);
401
	I915_WRITE_HEAD(ring, 0);
402
	ring->write_tail(ring, 0);
403

404
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
405 406 407

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
408 409 410 411 412 413 414
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
415

416
		I915_WRITE_HEAD(ring, 0);
417

418 419 420 421 422 423 424 425 426
		if (I915_READ_HEAD(ring) & HEAD_ADDR) {
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
		}
427 428
	}

429 430 431
	/* Enforce ordering by reading HEAD register back */
	I915_READ_HEAD(ring);

432 433 434 435
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
436
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
437
	I915_WRITE_CTL(ring,
438
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
439
			| RING_VALID);
440 441

	/* If the head is still not zero, the ring is dead */
442
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
443
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
444
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
445 446 447 448 449 450 451
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
452 453
		ret = -EIO;
		goto out;
454 455
	}

456 457
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
458
	else {
459
		ring->head = I915_READ_HEAD(ring);
460
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
461
		ring->space = ring_space(ring);
462
		ring->last_retired_head = -1;
463
	}
464

465 466
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

467 468 469 470 471
out:
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_put(dev_priv);

	return ret;
472 473
}

474 475 476 477 478
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	int ret;

479
	if (ring->scratch.obj)
480 481
		return 0;

482 483
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
484 485 486 487
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
488

489
	i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
490

491
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, true, false);
492 493 494
	if (ret)
		goto err_unref;

495 496 497
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
498
		ret = -ENOMEM;
499
		goto err_unpin;
500
	}
501

502
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
503
			 ring->name, ring->scratch.gtt_offset);
504 505 506
	return 0;

err_unpin:
507
	i915_gem_object_unpin(ring->scratch.obj);
508
err_unref:
509
	drm_gem_object_unreference(&ring->scratch.obj->base);
510 511 512 513
err:
	return ret;
}

514
static int init_render_ring(struct intel_ring_buffer *ring)
515
{
516
	struct drm_device *dev = ring->dev;
517
	struct drm_i915_private *dev_priv = dev->dev_private;
518
	int ret = init_ring_common(ring);
519

520
	if (INTEL_INFO(dev)->gen > 3)
521
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
522 523 524 525

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
526 527
	 *
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
528 529 530 531
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

532 533 534 535 536
	/* Required for the hardware to program scanline values for waiting */
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));

537 538 539 540
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
			   _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
541

542
	if (INTEL_INFO(dev)->gen >= 5) {
543 544 545 546 547
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

548
	if (IS_GEN6(dev)) {
549 550 551 552 553 554
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
555
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
556 557 558 559 560 561 562

		/* This is not explicitly set for GEN6, so read the register.
		 * see intel_ring_mi_set_context() for why we care.
		 * TODO: consider explicitly setting the bit for GEN5
		 */
		ring->itlb_before_ctx_switch =
			!!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
563 564
	}

565 566
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
567

568
	if (HAS_L3_GPU_CACHE(dev))
569
		I915_WRITE_IMR(ring, ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
570

571 572 573
	return ret;
}

574 575
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
576 577
	struct drm_device *dev = ring->dev;

578
	if (ring->scratch.obj == NULL)
579 580
		return;

581 582 583 584
	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
		i915_gem_object_unpin(ring->scratch.obj);
	}
585

586 587
	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
588 589
}

590
static void
591
update_mboxes(struct intel_ring_buffer *ring,
592
	      u32 mmio_offset)
593
{
594 595 596 597 598 599
/* NB: In order to be able to do semaphore MBOX updates for varying number
 * of rings, it's easiest if we round up each individual update to a
 * multiple of 2 (since ring updates must always be a multiple of 2)
 * even though the actual update only requires 3 dwords.
 */
#define MBOX_UPDATE_DWORDS 4
600
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
601
	intel_ring_emit(ring, mmio_offset);
602
	intel_ring_emit(ring, ring->outstanding_lazy_request);
603
	intel_ring_emit(ring, MI_NOOP);
604 605
}

606 607 608 609 610 611 612 613 614
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
615
static int
616
gen6_add_request(struct intel_ring_buffer *ring)
617
{
618 619 620 621
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *useless;
	int i, ret;
622

623 624 625
	ret = intel_ring_begin(ring, ((I915_NUM_RINGS-1) *
				      MBOX_UPDATE_DWORDS) +
				      4);
626 627
	if (ret)
		return ret;
628
#undef MBOX_UPDATE_DWORDS
629

630 631 632 633 634
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = ring->signal_mbox[i];
		if (mbox_reg != GEN6_NOSYNC)
			update_mboxes(ring, mbox_reg);
	}
635 636 637

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
638
	intel_ring_emit(ring, ring->outstanding_lazy_request);
639 640 641 642 643 644
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);

	return 0;
}

645 646 647 648 649 650 651
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

652 653 654 655 656 657 658 659
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
660 661 662
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
663 664
{
	int ret;
665 666 667
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
668

669 670 671 672 673 674
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

675 676 677
	WARN_ON(signaller->semaphore_register[waiter->id] ==
		MI_SEMAPHORE_SYNC_INVALID);

678
	ret = intel_ring_begin(waiter, 4);
679 680 681
	if (ret)
		return ret;

682 683 684 685 686 687 688 689 690 691 692 693 694 695
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
		intel_ring_emit(waiter,
				dw1 |
				signaller->semaphore_register[waiter->id]);
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
696
	intel_ring_advance(waiter);
697 698 699 700

	return 0;
}

701 702
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
703 704
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
705 706 707 708 709 710
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
711
pc_render_add_request(struct intel_ring_buffer *ring)
712
{
713
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
714 715 716 717 718 719 720 721 722 723 724 725 726 727
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

728
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
729 730
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
731
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
732
	intel_ring_emit(ring, ring->outstanding_lazy_request);
733 734 735 736 737 738 739 740 741 742 743 744
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
745

746
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
747 748
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
749
			PIPE_CONTROL_NOTIFY);
750
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
751
	intel_ring_emit(ring, ring->outstanding_lazy_request);
752 753 754 755 756 757
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

758
static u32
759
gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
760 761 762 763
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
764
	if (!lazy_coherency)
765 766 767 768
		intel_ring_get_active_head(ring);
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

769
static u32
770
ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
771
{
772 773 774
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

775 776 777 778 779 780
static void
ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

781
static u32
782
pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
783
{
784
	return ring->scratch.cpu_page[0];
785 786
}

787 788 789
static void
pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
790
	ring->scratch.cpu_page[0] = seqno;
791 792
}

793 794 795 796 797
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
798
	unsigned long flags;
799 800 801 802

	if (!dev->irq_enabled)
		return false;

803
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni's avatar
Paulo Zanoni committed
804 805
	if (ring->irq_refcount++ == 0)
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
806
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
807 808 809 810 811 812 813 814 815

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
816
	unsigned long flags;
817

818
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni's avatar
Paulo Zanoni committed
819 820
	if (--ring->irq_refcount == 0)
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
821
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
822 823
}

824
static bool
825
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
826
{
827
	struct drm_device *dev = ring->dev;
828
	drm_i915_private_t *dev_priv = dev->dev_private;
829
	unsigned long flags;
830

831 832 833
	if (!dev->irq_enabled)
		return false;

834
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
835
	if (ring->irq_refcount++ == 0) {
836 837 838 839
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
840
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
841 842

	return true;
843 844
}

845
static void
846
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
847
{
848
	struct drm_device *dev = ring->dev;
849
	drm_i915_private_t *dev_priv = dev->dev_private;
850
	unsigned long flags;
851

852
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
853
	if (--ring->irq_refcount == 0) {
854 855 856 857
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
858
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
859 860
}

861 862 863 864 865
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
866
	unsigned long flags;
867 868 869 870

	if (!dev->irq_enabled)
		return false;

871
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
872
	if (ring->irq_refcount++ == 0) {
873 874 875 876
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
877
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
878 879 880 881 882 883 884 885 886

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
887
	unsigned long flags;
888

889
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
890
	if (--ring->irq_refcount == 0) {
891 892 893 894
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
895
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
896 897
}

898
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
899
{
900
	struct drm_device *dev = ring->dev;
901
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
902 903 904 905 906 907 908
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
909
		case RCS:
910 911
			mmio = RENDER_HWS_PGA_GEN7;
			break;
912
		case BCS:
913 914
			mmio = BLT_HWS_PGA_GEN7;
			break;
915
		case VCS:
916 917
			mmio = BSD_HWS_PGA_GEN7;
			break;
918
		case VECS:
919 920
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
921 922 923 924 925 926 927
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

928 929
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
930 931 932 933 934 935 936 937 938 939 940 941

	/* Flush the TLB for this page */
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 reg = RING_INSTPM(ring->mmio_base);
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
942 943
}

944
static int
945 946 947
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
948
{
949 950 951 952 953 954 955 956 957 958
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
959 960
}

961
static int
962
i9xx_add_request(struct intel_ring_buffer *ring)
963
{
964 965 966 967 968
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
969

970 971
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
972
	intel_ring_emit(ring, ring->outstanding_lazy_request);
973 974
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);
975

976
	return 0;
977 978
}

979
static bool
980
gen6_ring_get_irq(struct intel_ring_buffer *ring)
981 982
{
	struct drm_device *dev = ring->dev;
983
	drm_i915_private_t *dev_priv = dev->dev_private;
984
	unsigned long flags;
985 986 987 988

	if (!dev->irq_enabled)
	       return false;

989 990 991
	/* It looks like we need to prevent the gt from suspending while waiting
	 * for an notifiy irq, otherwise irqs seem to get lost on at least the
	 * blt/bsd rings on ivb. */
992
	gen6_gt_force_wake_get(dev_priv);
993

994
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
995
	if (ring->irq_refcount++ == 0) {
996
		if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
997 998 999
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1000 1001
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoni's avatar
Paulo Zanoni committed
1002
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1003
	}
1004
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1005 1006 1007 1008 1009

	return true;
}

static void
1010
gen6_ring_put_irq(struct intel_ring_buffer *ring)
1011 1012
{
	struct drm_device *dev = ring->dev;
1013
	drm_i915_private_t *dev_priv = dev->dev_private;
1014
	unsigned long flags;
1015

1016
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1017
	if (--ring->irq_refcount == 0) {
1018
		if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
1019 1020
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1021 1022
		else
			I915_WRITE_IMR(ring, ~0);
Paulo Zanoni's avatar
Paulo Zanoni committed
1023
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1024
	}
1025
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1026

1027
	gen6_gt_force_wake_put(dev_priv);
1028 1029
}

1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
static bool
hsw_vebox_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

1040
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1041
	if (ring->irq_refcount++ == 0) {
1042
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1043
		snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
1044
	}
1045
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059

	return true;
}

static void
hsw_vebox_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return;

1060
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1061
	if (--ring->irq_refcount == 0) {
1062
		I915_WRITE_IMR(ring, ~0);
1063
		snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
1064
	}
1065
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1066 1067
}

1068
static int
1069 1070 1071
i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
			 u32 offset, u32 length,
			 unsigned flags)
1072
{
1073
	int ret;
1074

1075 1076 1077 1078
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1079
	intel_ring_emit(ring,
1080 1081
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1082
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1083
	intel_ring_emit(ring, offset);
1084 1085
	intel_ring_advance(ring);

1086 1087 1088
	return 0;
}

1089 1090
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1091 1092
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
1093
static int
1094
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
1095 1096
				u32 offset, u32 len,
				unsigned flags)
1097
{
1098
	u32 cs_offset = ring->scratch.gtt_offset;
1099
	int ret;
1100

1101 1102 1103
	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;
1104

1105 1106 1107 1108 1109 1110 1111 1112
	/* Evict the invalid PTE TLBs */
	intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
	intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
	intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
	intel_ring_emit(ring, cs_offset);
	intel_ring_emit(ring, 0xdeadbeef);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1113

1114
	if ((flags & I915_DISPATCH_PINNED) == 0) {
1115 1116 1117
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

1118
		ret = intel_ring_begin(ring, 6 + 2);
1119 1120
		if (ret)
			return ret;
1121 1122 1123 1124 1125 1126 1127

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
		intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1128
		intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1129 1130 1131
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
1132

1133
		intel_ring_emit(ring, MI_FLUSH);
1134 1135
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
1136 1137

		/* ... and execute it. */
1138
		offset = cs_offset;
1139
	}
1140

1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_BATCH_BUFFER);
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
	intel_ring_emit(ring, offset + len - 8);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

1151 1152 1153 1154 1155
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
1156 1157
			 u32 offset, u32 len,
			 unsigned flags)
1158 1159 1160 1161 1162 1163 1164
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1165
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1166
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1167
	intel_ring_advance(ring);
1168 1169 1170 1171

	return 0;
}

1172
static void cleanup_status_page(struct intel_ring_buffer *ring)
1173
{
1174
	struct drm_i915_gem_object *obj;
1175

1176 1177
	obj = ring->status_page.obj;
	if (obj == NULL)
1178 1179
		return;

1180
	kunmap(sg_page(obj->pages->sgl));
1181
	i915_gem_object_unpin(obj);
1182
	drm_gem_object_unreference(&obj->base);
1183
	ring->status_page.obj = NULL;
1184 1185
}

1186
static int init_status_page(struct intel_ring_buffer *ring)
1187
{
1188
	struct drm_device *dev = ring->dev;
1189
	struct drm_i915_gem_object *obj;
1190 1191 1192 1193 1194 1195 1196 1197
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
1198 1199

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1200

Ben Widawsky's avatar
Ben Widawsky committed
1201
	ret = i915_gem_obj_ggtt_pin(obj, 4096, true, false);
1202 1203 1204 1205
	if (ret != 0) {
		goto err_unref;
	}

1206
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1207
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1208
	if (ring->status_page.page_addr == NULL) {
1209
		ret = -ENOMEM;
1210 1211
		goto err_unpin;
	}
1212 1213
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1214

1215 1216
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1217 1218 1219 1220 1221 1222

	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1223
	drm_gem_object_unreference(&obj->base);
1224
err:
1225
	return ret;
1226 1227
}

1228
static int init_phys_status_page(struct intel_ring_buffer *ring)
1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1245 1246
static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
1247
{
1248
	struct drm_i915_gem_object *obj;
1249
	struct drm_i915_private *dev_priv = dev->dev_private;
1250 1251
	int ret;

1252
	ring->dev = dev;
1253 1254
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1255
	ring->size = 32 * PAGE_SIZE;
1256
	memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
1257

1258
	init_waitqueue_head(&ring->irq_queue);
1259

1260
	if (I915_NEED_GFX_HWS(dev)) {
1261
		ret = init_status_page(ring);
1262 1263
		if (ret)
			return ret;
1264 1265
	} else {
		BUG_ON(ring->id != RCS);
1266
		ret = init_phys_status_page(ring);
1267 1268
		if (ret)
			return ret;
1269
	}
1270

1271 1272 1273 1274 1275
	obj = NULL;
	if (!HAS_LLC(dev))
		obj = i915_gem_object_create_stolen(dev, ring->size);
	if (obj == NULL)
		obj = i915_gem_alloc_object(dev, ring->size);
1276 1277
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
1278
		ret = -ENOMEM;
1279
		goto err_hws;
1280 1281
	}

1282
	ring->obj = obj;
1283

Ben Widawsky's avatar
Ben Widawsky committed
1284
	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, true, false);
1285 1286
	if (ret)
		goto err_unref;
1287

1288 1289 1290 1291
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1292
	ring->virtual_start =
1293
		ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
1294
			   ring->size);
1295
	if (ring->virtual_start == NULL) {
1296
		DRM_ERROR("Failed to map ringbuffer.\n");
1297
		ret = -EINVAL;
1298
		goto err_unpin;
1299 1300
	}

1301
	ret = ring->init(ring);
1302 1303
	if (ret)
		goto err_unmap;
1304

1305 1306 1307 1308 1309
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1310
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1311 1312
		ring->effective_size -= 128;

1313
	return 0;
1314 1315

err_unmap:
1316
	iounmap(ring->virtual_start);
1317 1318 1319
err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1320 1321
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
1322
err_hws:
1323
	cleanup_status_page(ring);
1324
	return ret;
1325 1326
}

1327
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1328
{
1329 1330 1331
	struct drm_i915_private *dev_priv;
	int ret;

1332
	if (ring->obj == NULL)
1333 1334
		return;

1335 1336
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
1337
	ret = intel_ring_idle(ring);
1338 1339 1340 1341
	if (ret)
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

1342 1343
	I915_WRITE_CTL(ring, 0);

1344
	iounmap(ring->virtual_start);
1345

1346 1347 1348
	i915_gem_object_unpin(ring->obj);
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1349

Zou Nan hai's avatar
Zou Nan hai committed
1350 1351 1352
	if (ring->cleanup)
		ring->cleanup(ring);

1353
	cleanup_status_page(ring);
1354 1355
}

1356 1357 1358 1359
static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

1360
	ret = i915_wait_seqno(ring, seqno);
1361 1362
	if (!ret)
		i915_gem_retire_requests_ring(ring);
1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388

	return ret;
}

static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
	u32 seqno = 0;
	int ret;

	i915_gem_retire_requests_ring(ring);

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

1389
		space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

	ret = intel_ring_wait_seqno(ring, seqno);
	if (ret)
		return ret;

	if (WARN_ON(ring->last_retired_head == -1))
		return -ENOSPC;

	ring->head = ring->last_retired_head;
	ring->last_retired_head = -1;
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1424
static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
1425
{
1426
	struct drm_device *dev = ring->dev;
1427
	struct drm_i915_private *dev_priv = dev->dev_private;
1428
	unsigned long end;
1429
	int ret;
1430

1431 1432 1433 1434
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

Chris Wilson's avatar
Chris Wilson committed
1435
	trace_i915_ring_wait_begin(ring);
1436 1437 1438 1439 1440 1441
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1442

1443
	do {
1444 1445
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1446
		if (ring->space >= n) {
Chris Wilson's avatar
Chris Wilson committed
1447
			trace_i915_ring_wait_end(ring);
1448 1449 1450 1451 1452 1453 1454 1455
			return 0;
		}

		if (dev->primary->master) {
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1456

1457
		msleep(1);
1458

1459 1460
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1461 1462
		if (ret)
			return ret;
1463
	} while (!time_after(jiffies, end));
Chris Wilson's avatar
Chris Wilson committed
1464
	trace_i915_ring_wait_end(ring);
1465 1466
	return -EBUSY;
}
1467

1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
{
	uint32_t __iomem *virt;
	int rem = ring->size - ring->tail;

	if (ring->space < rem) {
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

	ring->tail = 0;
	ring->space = ring_space(ring);

	return 0;
}

int intel_ring_idle(struct intel_ring_buffer *ring)
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
	if (ring->outstanding_lazy_request) {
1497
		ret = i915_add_request(ring, NULL);
1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1513 1514 1515 1516 1517 1518 1519 1520 1521
static int
intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
{
	if (ring->outstanding_lazy_request)
		return 0;

	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_request);
}

1522 1523
static int __intel_ring_prepare(struct intel_ring_buffer *ring,
				int bytes)
1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541
{
	int ret;

	if (unlikely(ring->tail + bytes > ring->effective_size)) {
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

	if (unlikely(ring->space < bytes)) {
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

1542 1543
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1544
{
1545
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1546
	int ret;
1547

1548 1549
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
1550 1551
	if (ret)
		return ret;
1552

1553 1554 1555 1556
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

1557 1558 1559 1560 1561
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

1562 1563
	ring->space -= num_dwords * sizeof(uint32_t);
	return 0;
1564
}
1565

1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
/* Align the ring tail to a cacheline boundary */
int intel_ring_cacheline_align(struct intel_ring_buffer *ring)
{
	int num_dwords = (64 - (ring->tail & 63)) / sizeof(uint32_t);
	int ret;

	if (num_dwords == 0)
		return 0;

	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

1587
void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
1588
{
1589
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1590 1591 1592

	BUG_ON(ring->outstanding_lazy_request);

1593 1594 1595
	if (INTEL_INFO(ring->dev)->gen >= 6) {
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1596 1597
		if (HAS_VEBOX(ring->dev))
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
1598
	}
1599

1600
	ring->set_seqno(ring, seqno);
1601
	ring->hangcheck.seqno = seqno;
1602
}
1603

1604
void intel_ring_advance(struct intel_ring_buffer *ring)
1605
{
1606 1607
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

1608
	ring->tail &= ring->size - 1;
1609
	if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
1610
		return;
1611
	ring->write_tail(ring, ring->tail);
1612
}
1613

1614

1615
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1616
				     u32 value)
1617
{
1618
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1619 1620

       /* Every tail move must follow the sequence below */
1621 1622 1623 1624

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1625
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1626 1627 1628 1629
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1630

1631
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1632
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1633 1634 1635
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1636

1637
	/* Now that the ring is fully powered up, update the tail */
1638
	I915_WRITE_TAIL(ring, value);
1639 1640 1641 1642 1643
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1644
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1645
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1646 1647
}

1648 1649
static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
			       u32 invalidate, u32 flush)
1650
{
1651
	uint32_t cmd;
1652 1653 1654 1655 1656 1657
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1658
	cmd = MI_FLUSH_DW;
1659 1660 1661 1662 1663 1664
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1665
	if (invalidate & I915_GEM_GPU_DOMAINS)
1666 1667
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1668
	intel_ring_emit(ring, cmd);
1669
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
1670
	intel_ring_emit(ring, 0);
1671
	intel_ring_emit(ring, MI_NOOP);
1672 1673
	intel_ring_advance(ring);
	return 0;
1674 1675
}

1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696
static int
hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

1697
static int
1698
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1699 1700
			      u32 offset, u32 len,
			      unsigned flags)
1701
{
1702
	int ret;
1703

1704 1705 1706
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1707

1708 1709 1710
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1711 1712 1713
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1714

1715
	return 0;
1716 1717
}

1718 1719
/* Blitter support (SandyBridge+) */

1720 1721
static int gen6_ring_flush(struct intel_ring_buffer *ring,
			   u32 invalidate, u32 flush)
Zou Nan hai's avatar
Zou Nan hai committed
1722
{
1723
	struct drm_device *dev = ring->dev;
1724
	uint32_t cmd;
1725 1726
	int ret;

1727
	ret = intel_ring_begin(ring, 4);
1728 1729 1730
	if (ret)
		return ret;

1731
	cmd = MI_FLUSH_DW;
1732 1733 1734 1735 1736 1737
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1738
	if (invalidate & I915_GEM_DOMAIN_RENDER)
1739
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
1740
			MI_FLUSH_DW_OP_STOREDW;
1741
	intel_ring_emit(ring, cmd);
1742
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
1743
	intel_ring_emit(ring, 0);
1744
	intel_ring_emit(ring, MI_NOOP);
1745
	intel_ring_advance(ring);
1746 1747 1748 1749

	if (IS_GEN7(dev) && flush)
		return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);

1750
	return 0;
Zou Nan hai's avatar
Zou Nan hai committed
1751 1752
}

1753 1754 1755
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1756
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1757

1758 1759 1760 1761
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1762 1763
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1764
		ring->flush = gen7_render_ring_flush;
1765
		if (INTEL_INFO(dev)->gen == 6)
1766
			ring->flush = gen6_render_ring_flush;
1767 1768
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
1769
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
1770
		ring->get_seqno = gen6_ring_get_seqno;
1771
		ring->set_seqno = ring_set_seqno;
1772
		ring->sync_to = gen6_ring_sync;
1773 1774 1775
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
1776
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
1777 1778 1779
		ring->signal_mbox[RCS] = GEN6_NOSYNC;
		ring->signal_mbox[VCS] = GEN6_VRSYNC;
		ring->signal_mbox[BCS] = GEN6_BRSYNC;
1780
		ring->signal_mbox[VECS] = GEN6_VERSYNC;
1781 1782
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1783
		ring->flush = gen4_render_ring_flush;
1784
		ring->get_seqno = pc_render_get_seqno;
1785
		ring->set_seqno = pc_render_set_seqno;
1786 1787
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1788 1789
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
1790
	} else {
1791
		ring->add_request = i9xx_add_request;
1792 1793 1794 1795
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1796
		ring->get_seqno = ring_get_seqno;
1797
		ring->set_seqno = ring_set_seqno;
1798 1799 1800 1801 1802 1803 1804
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1805
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1806
	}
1807
	ring->write_tail = ring_write_tail;
1808 1809 1810
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 6)
1811 1812 1813 1814 1815 1816 1817
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1818 1819 1820
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1821 1822 1823 1824 1825
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		struct drm_i915_gem_object *obj;
		int ret;

1826
		obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
1827 1828 1829 1830 1831
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

Ben Widawsky's avatar
Ben Widawsky committed
1832
		ret = i915_gem_obj_ggtt_pin(obj, 0, true, false);
1833 1834 1835 1836 1837 1838
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

1839 1840
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
1841 1842
	}

1843
	return intel_init_ring_buffer(dev, ring);
1844 1845
}

1846 1847 1848 1849
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1850
	int ret;
1851

1852 1853 1854 1855
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1856
	if (INTEL_INFO(dev)->gen >= 6) {
1857 1858
		/* non-kms not supported on gen6+ */
		return -ENODEV;
1859
	}
1860 1861 1862 1863 1864

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
1865 1866 1867 1868
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
1869
	ring->get_seqno = ring_get_seqno;
1870
	ring->set_seqno = ring_set_seqno;
1871 1872 1873 1874 1875 1876 1877
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
1878
	ring->irq_enable_mask = I915_USER_INTERRUPT;
1879
	ring->write_tail = ring_write_tail;
1880 1881 1882 1883 1884 1885
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1886 1887
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
1888 1889 1890 1891 1892 1893 1894

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

	ring->size = size;
	ring->effective_size = ring->size;
1895
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1896 1897
		ring->effective_size -= 128;

1898 1899
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
1900 1901 1902 1903 1904
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

1905
	if (!I915_NEED_GFX_HWS(dev)) {
1906
		ret = init_phys_status_page(ring);
1907 1908 1909 1910
		if (ret)
			return ret;
	}

1911 1912 1913
	return 0;
}

1914 1915 1916
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1917
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
1918

1919 1920 1921
	ring->name = "bsd ring";
	ring->id = VCS;

1922
	ring->write_tail = ring_write_tail;
1923 1924
	if (IS_GEN6(dev) || IS_GEN7(dev)) {
		ring->mmio_base = GEN6_BSD_RING_BASE;
1925 1926 1927
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
1928
		ring->flush = gen6_bsd_ring_flush;
1929 1930
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
1931
		ring->set_seqno = ring_set_seqno;
1932
		ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
1933 1934 1935
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1936
		ring->sync_to = gen6_ring_sync;
1937 1938 1939
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
1940
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
1941 1942 1943
		ring->signal_mbox[RCS] = GEN6_RVSYNC;
		ring->signal_mbox[VCS] = GEN6_NOSYNC;
		ring->signal_mbox[BCS] = GEN6_BVSYNC;
1944
		ring->signal_mbox[VECS] = GEN6_VEVSYNC;
1945 1946 1947
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
1948
		ring->add_request = i9xx_add_request;
1949
		ring->get_seqno = ring_get_seqno;
1950
		ring->set_seqno = ring_set_seqno;
1951
		if (IS_GEN5(dev)) {
1952
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
1953 1954 1955
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
1956
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
1957 1958 1959
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1960
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1961 1962 1963
	}
	ring->init = init_ring_common;

1964
	return intel_init_ring_buffer(dev, ring);
1965
}
1966 1967 1968 1969

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1970
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
1971

1972 1973 1974 1975 1976
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
1977
	ring->flush = gen6_ring_flush;
1978 1979
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
1980
	ring->set_seqno = ring_set_seqno;
1981
	ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
1982 1983 1984
	ring->irq_get = gen6_ring_get_irq;
	ring->irq_put = gen6_ring_put_irq;
	ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1985
	ring->sync_to = gen6_ring_sync;
1986 1987 1988
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
1989
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
1990 1991 1992
	ring->signal_mbox[RCS] = GEN6_RBSYNC;
	ring->signal_mbox[VCS] = GEN6_VBSYNC;
	ring->signal_mbox[BCS] = GEN6_NOSYNC;
1993
	ring->signal_mbox[VECS] = GEN6_VEBSYNC;
1994
	ring->init = init_ring_common;
1995

1996
	return intel_init_ring_buffer(dev, ring);
1997
}
1998

1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[VECS];

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2013
	ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2014 2015
	ring->irq_get = hsw_vebox_get_irq;
	ring->irq_put = hsw_vebox_put_irq;
2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030
	ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	ring->sync_to = gen6_ring_sync;
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->signal_mbox[RCS] = GEN6_RVESYNC;
	ring->signal_mbox[VCS] = GEN6_VVESYNC;
	ring->signal_mbox[BCS] = GEN6_BVESYNC;
	ring->signal_mbox[VECS] = GEN6_NOSYNC;
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067
int
intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}