cpu-db8500.c 5.89 KB
Newer Older
1
/*
2
 * Copyright (C) 2008-2009 ST-Ericsson SA
3 4 5 6 7 8 9 10 11 12 13 14
 *
 * Author: Srinidhi KASAGAR <srinidhi.kasagar@stericsson.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2, as
 * published by the Free Software Foundation.
 *
 */
#include <linux/types.h>
#include <linux/init.h>
#include <linux/device.h>
#include <linux/amba/bus.h>
Rabin Vincent's avatar
Rabin Vincent committed
15
#include <linux/interrupt.h>
16 17
#include <linux/irq.h>
#include <linux/platform_device.h>
18
#include <linux/io.h>
19 20

#include <asm/mach/map.h>
Rabin Vincent's avatar
Rabin Vincent committed
21
#include <asm/pmu.h>
22
#include <plat/gpio-nomadik.h>
23
#include <mach/hardware.h>
24
#include <mach/setup.h>
25
#include <mach/devices.h>
26
#include <mach/usb.h>
27
#include <mach/db8500-regs.h>
28

29
#include "devices-db8500.h"
30
#include "ste-dma40-db8500.h"
31

32
/* minimum static i/o mapping required to boot U8500 platforms */
Rabin Vincent's avatar
Rabin Vincent committed
33
static struct map_desc u8500_uart_io_desc[] __initdata = {
34 35
	__IO_DEV_DESC(U8500_UART0_BASE, SZ_4K),
	__IO_DEV_DESC(U8500_UART2_BASE, SZ_4K),
Rabin Vincent's avatar
Rabin Vincent committed
36
};
Linus Walleij's avatar
Linus Walleij committed
37 38
/*  U8500 and U9540 common io_desc */
static struct map_desc u8500_common_io_desc[] __initdata = {
39 40
	/* SCU base also covers GIC CPU BASE and TWD with its 4K page */
	__IO_DEV_DESC(U8500_SCU_BASE, SZ_4K),
41 42 43 44 45 46 47 48 49 50 51
	__IO_DEV_DESC(U8500_GIC_DIST_BASE, SZ_4K),
	__IO_DEV_DESC(U8500_L2CC_BASE, SZ_4K),
	__IO_DEV_DESC(U8500_MTU0_BASE, SZ_4K),
	__IO_DEV_DESC(U8500_BACKUPRAM0_BASE, SZ_8K),

	__IO_DEV_DESC(U8500_CLKRST1_BASE, SZ_4K),
	__IO_DEV_DESC(U8500_CLKRST2_BASE, SZ_4K),
	__IO_DEV_DESC(U8500_CLKRST3_BASE, SZ_4K),
	__IO_DEV_DESC(U8500_CLKRST5_BASE, SZ_4K),
	__IO_DEV_DESC(U8500_CLKRST6_BASE, SZ_4K),

52
	__IO_DEV_DESC(U8500_GPIO0_BASE, SZ_4K),
53 54 55
	__IO_DEV_DESC(U8500_GPIO1_BASE, SZ_4K),
	__IO_DEV_DESC(U8500_GPIO2_BASE, SZ_4K),
	__IO_DEV_DESC(U8500_GPIO3_BASE, SZ_4K),
56 57 58 59 60
};

/* U8500 IO map specific description */
static struct map_desc u8500_io_desc[] __initdata = {
	__IO_DEV_DESC(U8500_PRCMU_BASE, SZ_4K),
61
	__IO_DEV_DESC(U8500_PRCMU_TCDM_BASE, SZ_4K),
62 63 64 65 66 67 68

};

/* U9540 IO map specific description */
static struct map_desc u9540_io_desc[] __initdata = {
	__IO_DEV_DESC(U8500_PRCMU_BASE, SZ_4K + SZ_8K),
	__IO_DEV_DESC(U8500_PRCMU_TCDM_BASE, SZ_4K + SZ_8K),
69 70
};

Rabin Vincent's avatar
Rabin Vincent committed
71
void __init u8500_map_io(void)
72
{
Rabin Vincent's avatar
Rabin Vincent committed
73 74 75 76
	/*
	 * Map the UARTs early so that the DEBUG_LL stuff continues to work.
	 */
	iotable_init(u8500_uart_io_desc, ARRAY_SIZE(u8500_uart_io_desc));
77

Rabin Vincent's avatar
Rabin Vincent committed
78
	ux500_map_io();
79

Linus Walleij's avatar
Linus Walleij committed
80
	iotable_init(u8500_common_io_desc, ARRAY_SIZE(u8500_common_io_desc));
81

82 83 84 85 86
	if (cpu_is_u9540())
		iotable_init(u9540_io_desc, ARRAY_SIZE(u9540_io_desc));
	else
		iotable_init(u8500_io_desc, ARRAY_SIZE(u8500_io_desc));

87
	_PRCMU_BASE = __io_address(U8500_PRCMU_BASE);
88 89
}

Rabin Vincent's avatar
Rabin Vincent committed
90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129
static struct resource db8500_pmu_resources[] = {
	[0] = {
		.start		= IRQ_DB8500_PMU,
		.end		= IRQ_DB8500_PMU,
		.flags		= IORESOURCE_IRQ,
	},
};

/*
 * The PMU IRQ lines of two cores are wired together into a single interrupt.
 * Bounce the interrupt to the other core if it's not ours.
 */
static irqreturn_t db8500_pmu_handler(int irq, void *dev, irq_handler_t handler)
{
	irqreturn_t ret = handler(irq, dev);
	int other = !smp_processor_id();

	if (ret == IRQ_NONE && cpu_online(other))
		irq_set_affinity(irq, cpumask_of(other));

	/*
	 * We should be able to get away with the amount of IRQ_NONEs we give,
	 * while still having the spurious IRQ detection code kick in if the
	 * interrupt really starts hitting spuriously.
	 */
	return ret;
}

static struct arm_pmu_platdata db8500_pmu_platdata = {
	.handle_irq		= db8500_pmu_handler,
};

static struct platform_device db8500_pmu_device = {
	.name			= "arm-pmu",
	.id			= ARM_PMU_DEVICE_CPU,
	.num_resources		= ARRAY_SIZE(db8500_pmu_resources),
	.resource		= db8500_pmu_resources,
	.dev.platform_data	= &db8500_pmu_platdata,
};

130 131 132 133
static struct platform_device db8500_prcmu_device = {
	.name			= "db8500-prcmu",
};

Rabin Vincent's avatar
Rabin Vincent committed
134 135 136
static struct platform_device *platform_devs[] __initdata = {
	&u8500_dma40_device,
	&db8500_pmu_device,
137
	&db8500_prcmu_device,
Rabin Vincent's avatar
Rabin Vincent committed
138 139
};

140 141 142 143 144 145 146 147 148 149 150 151
static resource_size_t __initdata db8500_gpio_base[] = {
	U8500_GPIOBANK0_BASE,
	U8500_GPIOBANK1_BASE,
	U8500_GPIOBANK2_BASE,
	U8500_GPIOBANK3_BASE,
	U8500_GPIOBANK4_BASE,
	U8500_GPIOBANK5_BASE,
	U8500_GPIOBANK6_BASE,
	U8500_GPIOBANK7_BASE,
	U8500_GPIOBANK8_BASE,
};

152
static void __init db8500_add_gpios(struct device *parent)
153 154
{
	struct nmk_gpio_platform_data pdata = {
155
		.supports_sleepmode = true,
156 157
	};

158
	dbx500_add_gpios(parent, ARRAY_AND_SIZE(db8500_gpio_base),
159 160 161
			 IRQ_DB8500_GPIO0, &pdata);
}

162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183
static int usb_db8500_rx_dma_cfg[] = {
	DB8500_DMA_DEV38_USB_OTG_IEP_1_9,
	DB8500_DMA_DEV37_USB_OTG_IEP_2_10,
	DB8500_DMA_DEV36_USB_OTG_IEP_3_11,
	DB8500_DMA_DEV19_USB_OTG_IEP_4_12,
	DB8500_DMA_DEV18_USB_OTG_IEP_5_13,
	DB8500_DMA_DEV17_USB_OTG_IEP_6_14,
	DB8500_DMA_DEV16_USB_OTG_IEP_7_15,
	DB8500_DMA_DEV39_USB_OTG_IEP_8
};

static int usb_db8500_tx_dma_cfg[] = {
	DB8500_DMA_DEV38_USB_OTG_OEP_1_9,
	DB8500_DMA_DEV37_USB_OTG_OEP_2_10,
	DB8500_DMA_DEV36_USB_OTG_OEP_3_11,
	DB8500_DMA_DEV19_USB_OTG_OEP_4_12,
	DB8500_DMA_DEV18_USB_OTG_OEP_5_13,
	DB8500_DMA_DEV17_USB_OTG_OEP_6_14,
	DB8500_DMA_DEV16_USB_OTG_OEP_7_15,
	DB8500_DMA_DEV39_USB_OTG_OEP_8
};

184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200
static const char *db8500_read_soc_id(void)
{
	void __iomem *uid = __io_address(U8500_BB_UID_BASE);

	return kasprintf(GFP_KERNEL, "%08x%08x%08x%08x%08x",
			 readl((u32 *)uid+1),
			 readl((u32 *)uid+1), readl((u32 *)uid+2),
			 readl((u32 *)uid+3), readl((u32 *)uid+4));
}

static struct device * __init db8500_soc_device_init(void)
{
	const char *soc_id = db8500_read_soc_id();

	return ux500_soc_device_init(soc_id);
}

201 202 203
/*
 * This function is called from the board init
 */
204
struct device * __init u8500_init_devices(void)
205
{
206
	struct device *parent;
207
	int i;
208 209 210 211 212 213

	parent = db8500_soc_device_init();

	db8500_add_rtc(parent);
	db8500_add_gpios(parent);
	db8500_add_usb(parent, usb_db8500_rx_dma_cfg, usb_db8500_tx_dma_cfg);
214

215 216 217 218 219 220
	platform_device_register_data(parent,
		"cpufreq-u8500", -1, NULL, 0);

	for (i = 0; i < ARRAY_SIZE(platform_devs); i++)
		platform_devs[i]->dev.parent = parent;

221 222
	platform_add_devices(platform_devs, ARRAY_SIZE(platform_devs));

223
	return parent;
224
}