• Stephen Boyd's avatar
    Merge branches 'clk-bindings', 'clk-renesas', 'clk-amlogic', 'clk-allwinner'... · 83907bf3
    Stephen Boyd authored
    Merge branches 'clk-bindings', 'clk-renesas', 'clk-amlogic', 'clk-allwinner' and 'clk-ti' into clk-next
    
    * clk-bindings:
      dt-bindings: clock: ti,cdce925: Convert to DT schema
    
    * clk-renesas: (26 commits)
      clk: renesas: r8a779f0: Fix Ethernet Switch clocks
      clk: renesas: r8a779g0: Add Z0 clock support
      clk: renesas: r8a779g0: Add CMT clocks
      clk: renesas: r8a779g0: Add TMU and SASYNCRT clocks
      clk: renesas: r8a779f0: Fix SCIF parent clocks
      clk: renesas: r8a779f0: Fix HSCIF parent clocks
      clk: renesas: r9a06g032: Repair grave increment error
      clk: renesas: rzg2l: Don't assume all CPG_MOD clocks support PM
      clk: renesas: rzg2l: Fix typo in struct rzg2l_cpg_priv kerneldoc
      clk: renesas: r8a779a0: Fix SD0H clock name
      clk: renesas: r8a779g0: Add RPC-IF clock
      clk: renesas: r8a779g0: Add SDHI clocks
      clk: renesas: r8a779f0: Add SASYNCPER internal clock
      clk: renesas: r8a779f0: Fix SD0H clock name
      clk: renesas: r9a07g043: Drop WDT2 clock and reset entry
      clk: renesas: r9a07g044: Drop WDT2 clock and reset entry
      clk: renesas: r8a779g0: Add TPU clock
      clk: renesas: r8a779g0: Add PWM clock
      clk: renesas: r8a779g0: Add SCIF clocks
      clk: renesas: r9a07g044: Add MTU3a clock and reset entry
      ...
    
    * clk-amlogic:
      clk: meson: pll: add pcie lock retry workaround
      clk: meson: pll: adjust timeout in meson_clk_pll_wait_lock()
    
    * clk-allwinner:
      clk: sunxi-ng: f1c100s: Add IR mod clock
      clk: sunxi-ng: v3s: Correct the header guard of ccu-sun8i-v3s.h
    
    * clk-ti:
      clk: ti: fix typo in ti_clk_retry_init() code comment
      clk: ti: dra7-atl: don't allocate `parent_names' variable
      clk: ti: change ti_clk_register[_omap_hw]() API
    83907bf3
clk-pll.c 11.2 KB