• Stephen Boyd's avatar
    Merge branches 'clk-versa', 'clk-strdup', 'clk-amlogic', 'clk-allwinner' and... · 032bcf78
    Stephen Boyd authored
    Merge branches 'clk-versa', 'clk-strdup', 'clk-amlogic', 'clk-allwinner' and 'clk-rockchip' into clk-next
    
     - Add Versa3 clk generator to support 48KHz playback/record with audio
       codec on RZ/G2L SMARC EVK
     - Introduce kstrdup_and_replace() and use it
    
    * clk-versa:
      clk: vc7: Use i2c_get_match_data() instead of device_get_match_data()
      clk: vc5: Use i2c_get_match_data() instead of device_get_match_data()
      clk: versaclock3: Switch to use i2c_driver's probe callback
      clk: Add support for versa3 clock driver
      dt-bindings: clock: Add Renesas versa3 clock generator bindings
    
    * clk-strdup:
      clk: ti: Replace kstrdup() + strreplace() with kstrdup_and_replace()
      clk: tegra: Replace kstrdup() + strreplace() with kstrdup_and_replace()
      driver core: Replace kstrdup() + strreplace() with kstrdup_and_replace()
      lib/string_helpers: Add kstrdup_and_replace() helper
    
    * clk-amlogic: (22 commits)
      dt-bindings: soc: amlogic: document System Control registers
      dt-bindings: clock: amlogic: convert amlogic,gxbb-aoclkc.txt to dt-schema
      dt-bindings: clock: amlogic: convert amlogic,gxbb-clkc.txt to dt-schema
      clk: meson: axg-audio: move bindings include to main driver
      clk: meson: meson8b: move bindings include to main driver
      clk: meson: a1: move bindings include to main driver
      clk: meson: eeclk: move bindings include to main driver
      clk: meson: aoclk: move bindings include to main driver
      dt-bindings: clk: axg-audio-clkc: expose all clock ids
      dt-bindings: clk: amlogic,a1-pll-clkc: expose all clock ids
      dt-bindings: clk: amlogic,a1-peripherals-clkc: expose all clock ids
      dt-bindings: clk: meson8b-clkc: expose all clock ids
      dt-bindings: clk: g12a-aoclkc: expose all clock ids
      dt-bindings: clk: g12a-clks: expose all clock ids
      dt-bindings: clk: axg-clkc: expose all clock ids
      dt-bindings: clk: gxbb-clkc: expose all clock ids
      clk: meson: migrate axg-audio out of hw_onecell_data to drop NR_CLKS
      clk: meson: migrate meson8b out of hw_onecell_data to drop NR_CLKS
      clk: meson: migrate a1 clock drivers out of hw_onecell_data to drop NR_CLKS
      clk: meson: migrate meson-aoclk out of hw_onecell_data to drop NR_CLKS
      ...
    
    * clk-allwinner:
      clk: sunxi-ng: nkm: Prefer current parent rate
      clk: sunxi-ng: a64: select closest rate for pll-video0
      clk: sunxi-ng: div: Support finding closest rate
      clk: sunxi-ng: mux: Support finding closest rate
      clk: sunxi-ng: nkm: Support finding closest rate
      clk: sunxi-ng: nm: Support finding closest rate
      clk: sunxi-ng: Add helper function to find closest rate
      clk: sunxi-ng: Add feature to find closest rate
      clk: sunxi-ng: a64: allow pll-mipi to set parent's rate
      clk: sunxi-ng: nkm: consider alternative parent rates when determining rate
      clk: sunxi-ng: nkm: Use correct parameter name for parent HW
      clk: sunxi-ng: Modify mismatched function name
      clk: sunxi: sun9i-mmc: Use devm_platform_get_and_ioremap_resource()
    
    * clk-rockchip:
      clk: rockchip: rv1126: Add PD_VO clock tree
      clk: rockchip: rk3568: Fix PLL rate setting for 78.75MHz
      clk: rockchip: rk3568: Add PLL rate for 101MHz
    032bcf78
clk-versaclock7.c 33.9 KB