• Linus Torvalds's avatar
    Merge tag 'clk-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/clk/linux · 514798d3
    Linus Torvalds authored
    Pull clk updates from Stephen Boyd:
     "This round has a diffstat dominated by Qualcomm clk drivers. Honestly
      though that's just a bunch of data so the diffstat reflects that.
      Looking beyond that there's just a bunch of updates all around in
      various clk drivers. Renesas and NXP (for i.MX) are two SoC vendors
      that have a lot of patches in here.
    
      Overall the driver changes look to be mostly enabling more clks and
      non-critical fixes that we could hold until the next merge window.
    
      I'm especially excited about the series from Arnd that graduates
      clkdev to be the only implementation of clk_get() and clk_put().
      That's a good step in the right direction to migreate eveerything over
      to the common clk framework. Now we don't have to worry about clkdev
      specific details, they're just part of the clk API now.
    
      Core:
       - clkdev is now the only option, i.e. clk_get()/clk_put() is
         implemented in only one place in the kernel instead of in
         drivers/clk/clkdev.c and in architectures that want their own
         implementation
    
      New Drivers:
       - Texas Instruments' LMK04832 Ultra Low-Noise JESD204B Compliant
         Clock Jitter Cleaner With Dual Loop PLLs
       - Qualcomm MDM9607 GCC
       - Qualcomm SC8180X display clks
       - Qualcomm SM6125 GCC
       - Qualcomm SM8250 CAMCC (camera)
       - Renesas RZ/G2L SoC
       - Hisilicon hi3559A SoC
    
      Updates:
       - Stop using clock-output-names in ST clk drivers (yay!)
       - Support secure mode of STM32MP1 SoCs
       - Improve clock support for Actions S500 SoC
       - duty cycle setting support on qcom clks
       - Add TI am33xx spread spectrum clock support
       - Use determine_rate() for the Amlogic pll ops instead of
         round_rate()
       - Restrict Amlogic gp0/1 and audio plls range on g12a/sm1
       - Improve Amlogic axg-audio controller error on deferral
       - Add NNA clocks on Amlogic g12a
       - Reduce memory footprint of Rockchip PLL rate tables
       - A fix for the newly added Rockchip rk3568 clk driver
       - Exported clock for the newly added Rockchip video decoder
       - Remove audio ipg clock from i.MX8MP
       - Remove deprecated legacy clock binding for i.MX SCU clock driver
       - Use common clk-imx8qxp for both i.MX8QXP and i.MX8QM
       - Add multiple clocks to clk-imx8qxp driver (enet, hdmi, lcdif,
         audio, parallel interface)
       - Add dedicated clock ops for i.MX paralel interface
       - Different fixes for clocks controlled by ATF on i.MX SoCs
       - Add A53/A72 frequency scaling support i.MX clk-scu driver
       - Add special case for DCSS clock on suspend for i.MX clk-scu driver
       - Add parent save/restore on suspend/resume to i.MX clk-scu driver
       - Skip runtime PM enablement for CPU clocks in i.MX clk-scu driver
       - Remove the sys1_pll/sys2_pll clock gates for i.MX8MQ and their
         bindings
       - Tegra clk driver no longer deasserts resets on clk_enable as it
         gets in the way of certain power-up sequences
       - Fix compile testing for Tegra clk driver
       - One patch to fix a divider on the Allwinner v3s Audio PLL
       - Add support for CPU core clock boost modes on Renesas R-Car Gen3
       - Add ISPCS (Image Signal Processor) clocks on Renesas R-Car V3U
       - Switch SH/R-Mobile and R-Car "DIV6" clocks to .determine_rate() and
         improve support for multiple parents
       - Switch Renesas RZ/N1 divider clocks to .determine_rate()
       - Add ZA2 (Audio Clock Generator) clock on Renesas R-Car D3
       - Convert ar7 to common clk framework
       - Convert ralink to common clk framework"
    
    * tag 'clk-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/clk/linux: (161 commits)
      clk: zynqmp: Handle divider specific read only flag
      clk: zynqmp: Use firmware specific mux clock flags
      clk: zynqmp: Use firmware specific divider clock flags
      clk: zynqmp: Use firmware specific common clock flags
      clk: lmk04832: Use of match table
      clk: lmk04832: Depend on SPI
      clk: stm32mp1: new compatible for secure RCC support
      dt-bindings: clock: stm32mp1 new compatible for secure rcc
      dt-bindings: reset: add MCU HOLD BOOT ID for SCMI reset domains on stm32mp15
      dt-bindings: reset: add IDs for SCMI reset domains on stm32mp15
      dt-bindings: clock: add IDs for SCMI clocks on stm32mp15
      reset: stm32mp1: remove stm32mp1 reset
      clk: hisilicon: Add clock driver for hi3559A SoC
      dt-bindings: Document the hi3559a clock bindings
      clk: si5341: Add sysfs properties to allow checking/resetting device faults
      clk: si5341: Add silabs,iovdd-33 property
      clk: si5341: Add silabs,xaxb-ext-clk property
      clk: si5341: Allow different output VDD_SEL values
      clk: si5341: Update initialization magic
      clk: si5341: Check for input clock presence and PLL lock on startup
      ...
    514798d3
Kconfig 33.2 KB