• Suman Anna's avatar
    arm64: dts: ti: k3-j721e-mcu: Add MCU domain R5F cluster node · dd74c945
    Suman Anna authored
    The J721E SoCs have 3 dual-core Arm Cortex-R5F processor (R5FSS)
    subsystems/clusters. One R5F cluster (MCU_R5FSS0) is present within
    the MCU domain, and the remaining two clusters are present in the
    MAIN domain (MAIN_R5FSS0 & MAIN_R5FSS1). Each of these can be
    configured at boot time to be either run in a LockStep mode or in
    an Asymmetric Multi Processing (AMP) fashion in Split-mode. These
    subsystems have 64 KB each Tightly-Coupled Memory (TCM) internal
    memories for each core split between two banks - ATCM and BTCM
    (further interleaved into two banks). There are some IP integration
    differences from standard Arm R5 clusters such as the absence of
    an ACP port, presence of an additional TI-specific Region Address
    Translater (RAT) module for translating 32-bit CPU addresses into
    larger system bus addresses etc.
    
    Add the DT node for the MCU domain R5F cluster/subsystem, the two
    R5F cores are added as child nodes to the main cluster/subsystem node.
    The cluster is configured to run in LockStep mode by default, with the
    ATCMs enabled to allow the R5 cores to execute code from DDR with
    boot-strapping code from ATCM. The inter-processor communication
    between the main A72 cores and these processors is achieved through
    shared memory and Mailboxes.
    
    The following firmware names are used by default for these cores, and
    can be overridden in a board dts file if needed:
        MCU R5FSS0 Core0: j7-mcu-r5f0_0-fw (both in LockStep and Split modes)
        MCU R5FSS0 Core1: j7-mcu-r5f0_1-fw (needed only in Split mode)
    Signed-off-by: default avatarSuman Anna <s-anna@ti.com>
    Signed-off-by: default avatarNishanth Menon <nm@ti.com>
    Reviewed-by: default avatarLokesh Vutla <lokeshvutla@ti.com>
    Link: https://lore.kernel.org/r/20201029033802.15366-6-s-anna@ti.com
    dd74c945
k3-j721e-mcu-wakeup.dtsi 10.1 KB