Commit 2a93f5f9 authored by Krzysztof Kozlowski's avatar Krzysztof Kozlowski

Merge branch 'for-v6.12/clk-dt-bindings' into next/clk

parents cc9e3e37 ccb41c44
...@@ -35,6 +35,7 @@ properties: ...@@ -35,6 +35,7 @@ properties:
- samsung,exynosautov9-cmu-top - samsung,exynosautov9-cmu-top
- samsung,exynosautov9-cmu-busmc - samsung,exynosautov9-cmu-busmc
- samsung,exynosautov9-cmu-core - samsung,exynosautov9-cmu-core
- samsung,exynosautov9-cmu-dpum
- samsung,exynosautov9-cmu-fsys0 - samsung,exynosautov9-cmu-fsys0
- samsung,exynosautov9-cmu-fsys1 - samsung,exynosautov9-cmu-fsys1
- samsung,exynosautov9-cmu-fsys2 - samsung,exynosautov9-cmu-fsys2
...@@ -109,6 +110,24 @@ allOf: ...@@ -109,6 +110,24 @@ allOf:
- const: oscclk - const: oscclk
- const: dout_clkcmu_core_bus - const: dout_clkcmu_core_bus
- if:
properties:
compatible:
contains:
const: samsung,exynosautov9-cmu-dpum
then:
properties:
clocks:
items:
- description: External reference clock (26 MHz)
- description: DPU Main bus clock (from CMU_TOP)
clock-names:
items:
- const: oscclk
- const: bus
- if: - if:
properties: properties:
compatible: compatible:
......
...@@ -179,6 +179,17 @@ ...@@ -179,6 +179,17 @@
#define CLK_GOUT_CORE_CCI_PCLK 4 #define CLK_GOUT_CORE_CCI_PCLK 4
#define CLK_GOUT_CORE_CMU_CORE_PCLK 5 #define CLK_GOUT_CORE_CMU_CORE_PCLK 5
/* CMU_DPUM */
#define CLK_MOUT_DPUM_BUS_USER 1
#define CLK_DOUT_DPUM_BUSP 2
#define CLK_GOUT_DPUM_ACLK_DECON 3
#define CLK_GOUT_DPUM_ACLK_DMA 4
#define CLK_GOUT_DPUM_ACLK_DPP 5
#define CLK_GOUT_DPUM_SYSMMU_D0_CLK 6
#define CLK_GOUT_DPUM_SYSMMU_D1_CLK 7
#define CLK_GOUT_DPUM_SYSMMU_D2_CLK 8
#define CLK_GOUT_DPUM_SYSMMU_D3_CLK 9
/* CMU_FSYS0 */ /* CMU_FSYS0 */
#define CLK_MOUT_FSYS0_BUS_USER 1 #define CLK_MOUT_FSYS0_BUS_USER 1
#define CLK_MOUT_FSYS0_PCIE_USER 2 #define CLK_MOUT_FSYS0_PCIE_USER 2
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment