Commit 43248122 authored by Markus Pargmann's avatar Markus Pargmann Committed by Mark Brown

ASoC: fsl-ssi: Use regmap

This patch replaces the ssi specific functions write_ssi, read_ssi and
write_ssi_mask by standard regmap function calls.
Signed-off-by: default avatarMarkus Pargmann <mpa@pengutronix.de>
Tested-By: default avatarMichael Grzeschik <mgr@pengutronix.de>
Signed-off-by: default avatarMark Brown <broonie@linaro.org>
parent 737a6b41
...@@ -4,6 +4,7 @@ config SND_SOC_FSL_SAI ...@@ -4,6 +4,7 @@ config SND_SOC_FSL_SAI
select SND_SOC_GENERIC_DMAENGINE_PCM select SND_SOC_GENERIC_DMAENGINE_PCM
config SND_SOC_FSL_SSI config SND_SOC_FSL_SSI
select REGMAP_MMIO
tristate tristate
config SND_SOC_FSL_SPDIF config SND_SOC_FSL_SPDIF
......
This diff is collapsed.
...@@ -12,32 +12,30 @@ ...@@ -12,32 +12,30 @@
#ifndef _MPC8610_I2S_H #ifndef _MPC8610_I2S_H
#define _MPC8610_I2S_H #define _MPC8610_I2S_H
/* SSI Register Map */ /* SSI registers */
struct ccsr_ssi { #define CCSR_SSI_STX0 0x00
__be32 stx0; /* 0x.0000 - SSI Transmit Data Register 0 */ #define CCSR_SSI_STX1 0x04
__be32 stx1; /* 0x.0004 - SSI Transmit Data Register 1 */ #define CCSR_SSI_SRX0 0x08
__be32 srx0; /* 0x.0008 - SSI Receive Data Register 0 */ #define CCSR_SSI_SRX1 0x0c
__be32 srx1; /* 0x.000C - SSI Receive Data Register 1 */ #define CCSR_SSI_SCR 0x10
__be32 scr; /* 0x.0010 - SSI Control Register */ #define CCSR_SSI_SISR 0x14
__be32 sisr; /* 0x.0014 - SSI Interrupt Status Register Mixed */ #define CCSR_SSI_SIER 0x18
__be32 sier; /* 0x.0018 - SSI Interrupt Enable Register */ #define CCSR_SSI_STCR 0x1c
__be32 stcr; /* 0x.001C - SSI Transmit Configuration Register */ #define CCSR_SSI_SRCR 0x20
__be32 srcr; /* 0x.0020 - SSI Receive Configuration Register */ #define CCSR_SSI_STCCR 0x24
__be32 stccr; /* 0x.0024 - SSI Transmit Clock Control Register */ #define CCSR_SSI_SRCCR 0x28
__be32 srccr; /* 0x.0028 - SSI Receive Clock Control Register */ #define CCSR_SSI_SFCSR 0x2c
__be32 sfcsr; /* 0x.002C - SSI FIFO Control/Status Register */ #define CCSR_SSI_STR 0x30
__be32 str; /* 0x.0030 - SSI Test Register */ #define CCSR_SSI_SOR 0x34
__be32 sor; /* 0x.0034 - SSI Option Register */ #define CCSR_SSI_SACNT 0x38
__be32 sacnt; /* 0x.0038 - SSI AC97 Control Register */ #define CCSR_SSI_SACADD 0x3c
__be32 sacadd; /* 0x.003C - SSI AC97 Command Address Register */ #define CCSR_SSI_SACDAT 0x40
__be32 sacdat; /* 0x.0040 - SSI AC97 Command Data Register */ #define CCSR_SSI_SATAG 0x44
__be32 satag; /* 0x.0044 - SSI AC97 Tag Register */ #define CCSR_SSI_STMSK 0x48
__be32 stmsk; /* 0x.0048 - SSI Transmit Time Slot Mask Register */ #define CCSR_SSI_SRMSK 0x4c
__be32 srmsk; /* 0x.004C - SSI Receive Time Slot Mask Register */ #define CCSR_SSI_SACCST 0x50
__be32 saccst; /* 0x.0050 - SSI AC97 Channel Status Register */ #define CCSR_SSI_SACCEN 0x54
__be32 saccen; /* 0x.0054 - SSI AC97 Channel Enable Register */ #define CCSR_SSI_SACCDIS 0x58
__be32 saccdis; /* 0x.0058 - SSI AC97 Channel Disable Register */
};
#define CCSR_SSI_SCR_SYNC_TX_FS 0x00001000 #define CCSR_SSI_SCR_SYNC_TX_FS 0x00001000
#define CCSR_SSI_SCR_RFR_CLK_DIS 0x00000800 #define CCSR_SSI_SCR_RFR_CLK_DIS 0x00000800
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment