Commit 43369f0f authored by Tony Lindgren's avatar Tony Lindgren

Merge branch 'for-v3.16/clk-dt' of https://github.com/t-kristo/linux-pm into omap-for-v3.16/dt-v2

parents 99ffa642 bc797691
...@@ -96,47 +96,29 @@ rng_fck: rng_fck { ...@@ -96,47 +96,29 @@ rng_fck: rng_fck {
clock-div = <1>; clock-div = <1>;
}; };
ehrpwm0_gate_tbclk: ehrpwm0_gate_tbclk { ehrpwm0_tbclk: ehrpwm0_tbclk@44e10664 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,composite-no-wait-gate-clock"; compatible = "ti,gate-clock";
clocks = <&dpll_per_m2_ck>; clocks = <&dpll_per_m2_ck>;
ti,bit-shift = <0>; ti,bit-shift = <0>;
reg = <0x0664>; reg = <0x0664>;
}; };
ehrpwm0_tbclk: ehrpwm0_tbclk { ehrpwm1_tbclk: ehrpwm1_tbclk@44e10664 {
#clock-cells = <0>;
compatible = "ti,composite-clock";
clocks = <&ehrpwm0_gate_tbclk>;
};
ehrpwm1_gate_tbclk: ehrpwm1_gate_tbclk {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,composite-no-wait-gate-clock"; compatible = "ti,gate-clock";
clocks = <&dpll_per_m2_ck>; clocks = <&dpll_per_m2_ck>;
ti,bit-shift = <1>; ti,bit-shift = <1>;
reg = <0x0664>; reg = <0x0664>;
}; };
ehrpwm1_tbclk: ehrpwm1_tbclk { ehrpwm2_tbclk: ehrpwm2_tbclk@44e10664 {
#clock-cells = <0>;
compatible = "ti,composite-clock";
clocks = <&ehrpwm1_gate_tbclk>;
};
ehrpwm2_gate_tbclk: ehrpwm2_gate_tbclk {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,composite-no-wait-gate-clock"; compatible = "ti,gate-clock";
clocks = <&dpll_per_m2_ck>; clocks = <&dpll_per_m2_ck>;
ti,bit-shift = <2>; ti,bit-shift = <2>;
reg = <0x0664>; reg = <0x0664>;
}; };
ehrpwm2_tbclk: ehrpwm2_tbclk {
#clock-cells = <0>;
compatible = "ti,composite-clock";
clocks = <&ehrpwm2_gate_tbclk>;
};
}; };
&prcm_clocks { &prcm_clocks {
clk_32768_ck: clk_32768_ck { clk_32768_ck: clk_32768_ck {
......
...@@ -9,6 +9,22 @@ ...@@ -9,6 +9,22 @@
*/ */
&scrm_clocks { &scrm_clocks {
sys_clkin_ck: sys_clkin_ck { sys_clkin_ck: sys_clkin_ck {
#clock-cells = <0>;
compatible = "ti,mux-clock";
clocks = <&sysboot_freq_sel_ck>, <&crystal_freq_sel_ck>;
ti,bit-shift = <31>;
reg = <0x0040>;
};
crystal_freq_sel_ck: crystal_freq_sel_ck {
#clock-cells = <0>;
compatible = "ti,mux-clock";
clocks = <&virt_19200000_ck>, <&virt_24000000_ck>, <&virt_25000000_ck>, <&virt_26000000_ck>;
ti,bit-shift = <29>;
reg = <0x0040>;
};
sysboot_freq_sel_ck: sysboot_freq_sel_ck@44e10040 {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "ti,mux-clock"; compatible = "ti,mux-clock";
clocks = <&virt_19200000_ck>, <&virt_24000000_ck>, <&virt_25000000_ck>, <&virt_26000000_ck>; clocks = <&virt_19200000_ck>, <&virt_24000000_ck>, <&virt_25000000_ck>, <&virt_26000000_ck>;
...@@ -87,6 +103,54 @@ aes0_fck: aes0_fck { ...@@ -87,6 +103,54 @@ aes0_fck: aes0_fck {
clock-mult = <1>; clock-mult = <1>;
clock-div = <1>; clock-div = <1>;
}; };
ehrpwm0_tbclk: ehrpwm0_tbclk {
#clock-cells = <0>;
compatible = "ti,gate-clock";
clocks = <&dpll_per_m2_ck>;
ti,bit-shift = <0>;
reg = <0x0664>;
};
ehrpwm1_tbclk: ehrpwm1_tbclk {
#clock-cells = <0>;
compatible = "ti,gate-clock";
clocks = <&dpll_per_m2_ck>;
ti,bit-shift = <1>;
reg = <0x0664>;
};
ehrpwm2_tbclk: ehrpwm2_tbclk {
#clock-cells = <0>;
compatible = "ti,gate-clock";
clocks = <&dpll_per_m2_ck>;
ti,bit-shift = <2>;
reg = <0x0664>;
};
ehrpwm3_tbclk: ehrpwm3_tbclk {
#clock-cells = <0>;
compatible = "ti,gate-clock";
clocks = <&dpll_per_m2_ck>;
ti,bit-shift = <4>;
reg = <0x0664>;
};
ehrpwm4_tbclk: ehrpwm4_tbclk {
#clock-cells = <0>;
compatible = "ti,gate-clock";
clocks = <&dpll_per_m2_ck>;
ti,bit-shift = <5>;
reg = <0x0664>;
};
ehrpwm5_tbclk: ehrpwm5_tbclk {
#clock-cells = <0>;
compatible = "ti,gate-clock";
clocks = <&dpll_per_m2_ck>;
ti,bit-shift = <6>;
reg = <0x0664>;
};
}; };
&prcm_clocks { &prcm_clocks {
clk_32768_ck: clk_32768_ck { clk_32768_ck: clk_32768_ck {
...@@ -229,6 +293,7 @@ dpll_disp_m2_ck: dpll_disp_m2_ck { ...@@ -229,6 +293,7 @@ dpll_disp_m2_ck: dpll_disp_m2_ck {
reg = <0x2e30>; reg = <0x2e30>;
ti,index-starts-at-one; ti,index-starts-at-one;
ti,invert-autoidle-bit; ti,invert-autoidle-bit;
ti,set-rate-parent;
}; };
dpll_per_ck: dpll_per_ck { dpll_per_ck: dpll_per_ck {
...@@ -511,6 +576,7 @@ disp_clk: disp_clk { ...@@ -511,6 +576,7 @@ disp_clk: disp_clk {
compatible = "ti,mux-clock"; compatible = "ti,mux-clock";
clocks = <&dpll_disp_m2_ck>, <&dpll_core_m5_ck>, <&dpll_per_m2_ck>; clocks = <&dpll_disp_m2_ck>, <&dpll_core_m5_ck>, <&dpll_per_m2_ck>;
reg = <0x4244>; reg = <0x4244>;
ti,set-rate-parent;
}; };
dpll_extdev_ck: dpll_extdev_ck { dpll_extdev_ck: dpll_extdev_ck {
...@@ -609,10 +675,13 @@ dpll_ddr_m4_ck: dpll_ddr_m4_ck { ...@@ -609,10 +675,13 @@ dpll_ddr_m4_ck: dpll_ddr_m4_ck {
dpll_per_clkdcoldo: dpll_per_clkdcoldo { dpll_per_clkdcoldo: dpll_per_clkdcoldo {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "fixed-factor-clock"; compatible = "ti,fixed-factor-clock";
clocks = <&dpll_per_ck>; clocks = <&dpll_per_ck>;
clock-mult = <1>; ti,clock-mult = <1>;
clock-div = <1>; ti,clock-div = <1>;
ti,autoidle-shift = <8>;
reg = <0x2e14>;
ti,invert-autoidle-bit;
}; };
dll_aging_clk_div: dll_aging_clk_div { dll_aging_clk_div: dll_aging_clk_div {
......
/*
* Device Tree Source for OMAP2420 clock data
*
* Copyright (C) 2014 Texas Instruments, Inc.
*
* This program is free software; you can redistribute it and/or modify
* it under the terms of the GNU General Public License version 2 as
* published by the Free Software Foundation.
*/
&prcm_clocks {
sys_clkout2_src_gate: sys_clkout2_src_gate {
#clock-cells = <0>;
compatible = "ti,composite-no-wait-gate-clock";
clocks = <&core_ck>;
ti,bit-shift = <15>;
reg = <0x0070>;
};
sys_clkout2_src_mux: sys_clkout2_src_mux {
#clock-cells = <0>;
compatible = "ti,composite-mux-clock";
clocks = <&core_ck>, <&sys_ck>, <&func_96m_ck>, <&func_54m_ck>;
ti,bit-shift = <8>;
reg = <0x0070>;
};
sys_clkout2_src: sys_clkout2_src {
#clock-cells = <0>;
compatible = "ti,composite-clock";
clocks = <&sys_clkout2_src_gate>, <&sys_clkout2_src_mux>;
};
sys_clkout2: sys_clkout2 {
#clock-cells = <0>;
compatible = "ti,divider-clock";
clocks = <&sys_clkout2_src>;
ti,bit-shift = <11>;
ti,max-div = <64>;
reg = <0x0070>;
ti,index-power-of-two;
};
dsp_gate_ick: dsp_gate_ick {
#clock-cells = <0>;
compatible = "ti,composite-interface-clock";
clocks = <&dsp_fck>;
ti,bit-shift = <1>;
reg = <0x0810>;
};
dsp_div_ick: dsp_div_ick {
#clock-cells = <0>;
compatible = "ti,composite-divider-clock";
clocks = <&dsp_fck>;
ti,bit-shift = <5>;
ti,max-div = <3>;
reg = <0x0840>;
ti,index-starts-at-one;
};
dsp_ick: dsp_ick {
#clock-cells = <0>;
compatible = "ti,composite-clock";
clocks = <&dsp_gate_ick>, <&dsp_div_ick>;
};
iva1_gate_ifck: iva1_gate_ifck {
#clock-cells = <0>;
compatible = "ti,composite-gate-clock";
clocks = <&core_ck>;
ti,bit-shift = <10>;
reg = <0x0800>;
};
iva1_div_ifck: iva1_div_ifck {
#clock-cells = <0>;
compatible = "ti,composite-divider-clock";
clocks = <&core_ck>;
ti,bit-shift = <8>;
reg = <0x0840>;
ti,dividers = <0>, <1>, <2>, <3>, <4>, <0>, <6>, <0>, <8>, <0>, <0>, <0>, <12>;
};
iva1_ifck: iva1_ifck {
#clock-cells = <0>;
compatible = "ti,composite-clock";
clocks = <&iva1_gate_ifck>, <&iva1_div_ifck>;
};
iva1_ifck_div: iva1_ifck_div {
#clock-cells = <0>;
compatible = "fixed-factor-clock";
clocks = <&iva1_ifck>;
clock-mult = <1>;
clock-div = <2>;
};
iva1_mpu_int_ifck: iva1_mpu_int_ifck {
#clock-cells = <0>;
compatible = "ti,wait-gate-clock";
clocks = <&iva1_ifck_div>;
ti,bit-shift = <8>;
reg = <0x0800>;
};
wdt3_ick: wdt3_ick {
#clock-cells = <0>;
compatible = "ti,omap3-interface-clock";
clocks = <&l4_ck>;
ti,bit-shift = <28>;
reg = <0x0210>;
};
wdt3_fck: wdt3_fck {
#clock-cells = <0>;
compatible = "ti,wait-gate-clock";
clocks = <&func_32k_ck>;
ti,bit-shift = <28>;
reg = <0x0200>;
};
mmc_ick: mmc_ick {
#clock-cells = <0>;
compatible = "ti,omap3-interface-clock";
clocks = <&l4_ck>;
ti,bit-shift = <26>;
reg = <0x0210>;
};
mmc_fck: mmc_fck {
#clock-cells = <0>;
compatible = "ti,wait-gate-clock";
clocks = <&func_96m_ck>;
ti,bit-shift = <26>;
reg = <0x0200>;
};
eac_ick: eac_ick {
#clock-cells = <0>;
compatible = "ti,omap3-interface-clock";
clocks = <&l4_ck>;
ti,bit-shift = <24>;
reg = <0x0210>;
};
eac_fck: eac_fck {
#clock-cells = <0>;
compatible = "ti,wait-gate-clock";
clocks = <&func_96m_ck>;
ti,bit-shift = <24>;
reg = <0x0200>;
};
i2c1_fck: i2c1_fck {
#clock-cells = <0>;
compatible = "ti,wait-gate-clock";
clocks = <&func_12m_ck>;
ti,bit-shift = <19>;
reg = <0x0200>;
};
i2c2_fck: i2c2_fck {
#clock-cells = <0>;
compatible = "ti,wait-gate-clock";
clocks = <&func_12m_ck>;
ti,bit-shift = <20>;
reg = <0x0200>;
};
vlynq_ick: vlynq_ick {
#clock-cells = <0>;
compatible = "ti,omap3-interface-clock";
clocks = <&core_l3_ck>;
ti,bit-shift = <3>;
reg = <0x0210>;
};
vlynq_gate_fck: vlynq_gate_fck {
#clock-cells = <0>;
compatible = "ti,composite-gate-clock";
clocks = <&core_ck>;
ti,bit-shift = <3>;
reg = <0x0200>;
};
core_d18_ck: core_d18_ck {
#clock-cells = <0>;
compatible = "fixed-factor-clock";
clocks = <&core_ck>;
clock-mult = <1>;
clock-div = <18>;
};
vlynq_mux_fck: vlynq_mux_fck {
#clock-cells = <0>;
compatible = "ti,composite-mux-clock";
clocks = <&func_96m_ck>, <&core_ck>, <&core_d2_ck>, <&core_d3_ck>, <&core_d4_ck>, <&dummy_ck>, <&core_d6_ck>, <&dummy_ck>, <&core_d8_ck>, <&core_d9_ck>, <&dummy_ck>, <&dummy_ck>, <&core_d12_ck>, <&dummy_ck>, <&dummy_ck>, <&dummy_ck>, <&core_d16_ck>, <&dummy_ck>, <&core_d18_ck>;
ti,bit-shift = <15>;
reg = <0x0240>;
};
vlynq_fck: vlynq_fck {
#clock-cells = <0>;
compatible = "ti,composite-clock";
clocks = <&vlynq_gate_fck>, <&vlynq_mux_fck>;
};
};
&prcm_clockdomains {
gfx_clkdm: gfx_clkdm {
compatible = "ti,clockdomain";
clocks = <&gfx_ick>;
};
core_l3_clkdm: core_l3_clkdm {
compatible = "ti,clockdomain";
clocks = <&cam_fck>, <&vlynq_ick>, <&usb_fck>;
};
wkup_clkdm: wkup_clkdm {
compatible = "ti,clockdomain";
clocks = <&dpll_ck>, <&emul_ck>, <&gpt1_ick>, <&gpios_ick>,
<&gpios_fck>, <&mpu_wdt_ick>, <&mpu_wdt_fck>,
<&sync_32k_ick>, <&wdt1_ick>, <&omapctrl_ick>;
};
iva1_clkdm: iva1_clkdm {
compatible = "ti,clockdomain";
clocks = <&iva1_mpu_int_ifck>;
};
dss_clkdm: dss_clkdm {
compatible = "ti,clockdomain";
clocks = <&dss_ick>, <&dss_54m_fck>;
};
core_l4_clkdm: core_l4_clkdm {
compatible = "ti,clockdomain";
clocks = <&ssi_l4_ick>, <&gpt2_ick>, <&gpt3_ick>, <&gpt4_ick>,
<&gpt5_ick>, <&gpt6_ick>, <&gpt7_ick>, <&gpt8_ick>,
<&gpt9_ick>, <&gpt10_ick>, <&gpt11_ick>, <&gpt12_ick>,
<&mcbsp1_ick>, <&mcbsp2_ick>, <&mcspi1_ick>,
<&mcspi1_fck>, <&mcspi2_ick>, <&mcspi2_fck>,
<&uart1_ick>, <&uart1_fck>, <&uart2_ick>, <&uart2_fck>,
<&uart3_ick>, <&uart3_fck>, <&cam_ick>,
<&mailboxes_ick>, <&wdt4_ick>, <&wdt4_fck>,
<&wdt3_ick>, <&wdt3_fck>, <&mspro_ick>, <&mspro_fck>,
<&mmc_ick>, <&mmc_fck>, <&fac_ick>, <&fac_fck>,
<&eac_ick>, <&eac_fck>, <&hdq_ick>, <&hdq_fck>,
<&i2c1_ick>, <&i2c1_fck>, <&i2c2_ick>, <&i2c2_fck>,
<&des_ick>, <&sha_ick>, <&rng_ick>, <&aes_ick>,
<&pka_ick>;
};
};
&func_96m_ck {
compatible = "fixed-factor-clock";
clocks = <&apll96_ck>;
clock-mult = <1>;
clock-div = <1>;
};
&dsp_div_fck {
ti,dividers = <0>, <1>, <2>, <3>, <4>, <0>, <6>, <0>, <8>, <0>, <0>, <0>, <12>;
};
&ssi_ssr_sst_div_fck {
ti,dividers = <0>, <1>, <2>, <3>, <4>, <0>, <6>, <0>, <8>;
};
...@@ -14,6 +14,32 @@ / { ...@@ -14,6 +14,32 @@ / {
compatible = "ti,omap2420", "ti,omap2"; compatible = "ti,omap2420", "ti,omap2";
ocp { ocp {
prcm: prcm@48008000 {
compatible = "ti,omap2-prcm";
reg = <0x48008000 0x1000>;
prcm_clocks: clocks {
#address-cells = <1>;
#size-cells = <0>;
};
prcm_clockdomains: clockdomains {
};
};
scrm: scrm@48000000 {
compatible = "ti,omap2-scrm";
reg = <0x48000000 0x1000>;
scrm_clocks: clocks {
#address-cells = <1>;
#size-cells = <0>;
};
scrm_clockdomains: clockdomains {
};
};
counter32k: counter@48004000 { counter32k: counter@48004000 {
compatible = "ti,omap-counter32k"; compatible = "ti,omap-counter32k";
reg = <0x48004000 0x20>; reg = <0x48004000 0x20>;
......
/*
* Device Tree Source for OMAP2430 clock data
*
* Copyright (C) 2014 Texas Instruments, Inc.
*
* This program is free software; you can redistribute it and/or modify
* it under the terms of the GNU General Public License version 2 as
* published by the Free Software Foundation.
*/
&scrm_clocks {
mcbsp3_mux_fck: mcbsp3_mux_fck {
#clock-cells = <0>;
compatible = "ti,composite-mux-clock";
clocks = <&func_96m_ck>, <&mcbsp_clks>;
reg = <0x02e8>;
};
mcbsp3_fck: mcbsp3_fck {
#clock-cells = <0>;
compatible = "ti,composite-clock";
clocks = <&mcbsp3_gate_fck>, <&mcbsp3_mux_fck>;
};
mcbsp4_mux_fck: mcbsp4_mux_fck {
#clock-cells = <0>;
compatible = "ti,composite-mux-clock";
clocks = <&func_96m_ck>, <&mcbsp_clks>;
ti,bit-shift = <2>;
reg = <0x02e8>;
};
mcbsp4_fck: mcbsp4_fck {
#clock-cells = <0>;
compatible = "ti,composite-clock";
clocks = <&mcbsp4_gate_fck>, <&mcbsp4_mux_fck>;
};
mcbsp5_mux_fck: mcbsp5_mux_fck {
#clock-cells = <0>;
compatible = "ti,composite-mux-clock";
clocks = <&func_96m_ck>, <&mcbsp_clks>;
ti,bit-shift = <4>;
reg = <0x02e8>;
};
mcbsp5_fck: mcbsp5_fck {
#clock-cells = <0>;
compatible = "ti,composite-clock";
clocks = <&mcbsp5_gate_fck>, <&mcbsp5_mux_fck>;
};
};
&prcm_clocks {
iva2_1_gate_ick: iva2_1_gate_ick {
#clock-cells = <0>;
compatible = "ti,composite-gate-clock";
clocks = <&dsp_fck>;
ti,bit-shift = <0>;
reg = <0x0800>;
};
iva2_1_div_ick: iva2_1_div_ick {
#clock-cells = <0>;
compatible = "ti,composite-divider-clock";
clocks = <&dsp_fck>;
ti,bit-shift = <5>;
ti,max-div = <3>;
reg = <0x0840>;
ti,index-starts-at-one;
};
iva2_1_ick: iva2_1_ick {
#clock-cells = <0>;
compatible = "ti,composite-clock";
clocks = <&iva2_1_gate_ick>, <&iva2_1_div_ick>;
};
mdm_gate_ick: mdm_gate_ick {
#clock-cells = <0>;
compatible = "ti,composite-interface-clock";
clocks = <&core_ck>;
ti,bit-shift = <0>;
reg = <0x0c10>;
};
mdm_div_ick: mdm_div_ick {
#clock-cells = <0>;
compatible = "ti,composite-divider-clock";
clocks = <&core_ck>;
reg = <0x0c40>;
ti,dividers = <0>, <1>, <0>, <0>, <4>, <0>, <6>, <0>, <0>, <9>;
};
mdm_ick: mdm_ick {
#clock-cells = <0>;
compatible = "ti,composite-clock";
clocks = <&mdm_gate_ick>, <&mdm_div_ick>;
};
mdm_osc_ck: mdm_osc_ck {
#clock-cells = <0>;
compatible = "ti,omap3-interface-clock";
clocks = <&osc_ck>;
ti,bit-shift = <1>;
reg = <0x0c00>;
};
mcbsp3_ick: mcbsp3_ick {
#clock-cells = <0>;
compatible = "ti,omap3-interface-clock";
clocks = <&l4_ck>;
ti,bit-shift = <3>;
reg = <0x0214>;
};
mcbsp3_gate_fck: mcbsp3_gate_fck {
#clock-cells = <0>;
compatible = "ti,composite-gate-clock";
clocks = <&mcbsp_clks>;
ti,bit-shift = <3>;
reg = <0x0204>;
};
mcbsp4_ick: mcbsp4_ick {
#clock-cells = <0>;
compatible = "ti,omap3-interface-clock";
clocks = <&l4_ck>;
ti,bit-shift = <4>;
reg = <0x0214>;
};
mcbsp4_gate_fck: mcbsp4_gate_fck {
#clock-cells = <0>;
compatible = "ti,composite-gate-clock";
clocks = <&mcbsp_clks>;
ti,bit-shift = <4>;
reg = <0x0204>;
};
mcbsp5_ick: mcbsp5_ick {
#clock-cells = <0>;
compatible = "ti,omap3-interface-clock";
clocks = <&l4_ck>;
ti,bit-shift = <5>;
reg = <0x0214>;
};
mcbsp5_gate_fck: mcbsp5_gate_fck {
#clock-cells = <0>;
compatible = "ti,composite-gate-clock";
clocks = <&mcbsp_clks>;
ti,bit-shift = <5>;
reg = <0x0204>;
};
mcspi3_ick: mcspi3_ick {
#clock-cells = <0>;
compatible = "ti,omap3-interface-clock";
clocks = <&l4_ck>;
ti,bit-shift = <9>;
reg = <0x0214>;
};
mcspi3_fck: mcspi3_fck {
#clock-cells = <0>;
compatible = "ti,wait-gate-clock";
clocks = <&func_48m_ck>;
ti,bit-shift = <9>;
reg = <0x0204>;
};
icr_ick: icr_ick {
#clock-cells = <0>;
compatible = "ti,omap3-interface-clock";
clocks = <&sys_ck>;
ti,bit-shift = <6>;
reg = <0x0410>;
};
i2chs1_fck: i2chs1_fck {
#clock-cells = <0>;
compatible = "ti,omap2430-interface-clock";
clocks = <&func_96m_ck>;
ti,bit-shift = <19>;
reg = <0x0204>;
};
i2chs2_fck: i2chs2_fck {
#clock-cells = <0>;
compatible = "ti,omap2430-interface-clock";
clocks = <&func_96m_ck>;
ti,bit-shift = <20>;
reg = <0x0204>;
};
usbhs_ick: usbhs_ick {
#clock-cells = <0>;
compatible = "ti,omap3-interface-clock";
clocks = <&core_l3_ck>;
ti,bit-shift = <6>;
reg = <0x0214>;
};
mmchs1_ick: mmchs1_ick {
#clock-cells = <0>;
compatible = "ti,omap3-interface-clock";
clocks = <&l4_ck>;
ti,bit-shift = <7>;
reg = <0x0214>;
};
mmchs1_fck: mmchs1_fck {
#clock-cells = <0>;
compatible = "ti,wait-gate-clock";
clocks = <&func_96m_ck>;
ti,bit-shift = <7>;
reg = <0x0204>;
};
mmchs2_ick: mmchs2_ick {
#clock-cells = <0>;
compatible = "ti,omap3-interface-clock";
clocks = <&l4_ck>;
ti,bit-shift = <8>;
reg = <0x0214>;
};
mmchs2_fck: mmchs2_fck {
#clock-cells = <0>;
compatible = "ti,wait-gate-clock";
clocks = <&func_96m_ck>;
ti,bit-shift = <8>;
reg = <0x0204>;
};
gpio5_ick: gpio5_ick {
#clock-cells = <0>;
compatible = "ti,omap3-interface-clock";
clocks = <&l4_ck>;
ti,bit-shift = <10>;
reg = <0x0214>;
};
gpio5_fck: gpio5_fck {
#clock-cells = <0>;
compatible = "ti,wait-gate-clock";
clocks = <&func_32k_ck>;
ti,bit-shift = <10>;
reg = <0x0204>;
};
mdm_intc_ick: mdm_intc_ick {
#clock-cells = <0>;
compatible = "ti,omap3-interface-clock";
clocks = <&l4_ck>;
ti,bit-shift = <11>;
reg = <0x0214>;
};
mmchsdb1_fck: mmchsdb1_fck {
#clock-cells = <0>;
compatible = "ti,wait-gate-clock";
clocks = <&func_32k_ck>;
ti,bit-shift = <16>;
reg = <0x0204>;
};
mmchsdb2_fck: mmchsdb2_fck {
#clock-cells = <0>;
compatible = "ti,wait-gate-clock";
clocks = <&func_32k_ck>;
ti,bit-shift = <17>;
reg = <0x0204>;
};
};
&prcm_clockdomains {
gfx_clkdm: gfx_clkdm {
compatible = "ti,clockdomain";
clocks = <&gfx_ick>;
};
core_l3_clkdm: core_l3_clkdm {
compatible = "ti,clockdomain";
clocks = <&cam_fck>, <&usb_fck>, <&usbhs_ick>;
};
wkup_clkdm: wkup_clkdm {
compatible = "ti,clockdomain";
clocks = <&dpll_ck>, <&emul_ck>, <&gpt1_ick>, <&gpios_ick>,
<&gpios_fck>, <&mpu_wdt_ick>, <&mpu_wdt_fck>,
<&sync_32k_ick>, <&wdt1_ick>, <&omapctrl_ick>,
<&icr_ick>;
};
dss_clkdm: dss_clkdm {
compatible = "ti,clockdomain";
clocks = <&dss_ick>, <&dss_54m_fck>;
};
core_l4_clkdm: core_l4_clkdm {
compatible = "ti,clockdomain";
clocks = <&ssi_l4_ick>, <&gpt2_ick>, <&gpt3_ick>, <&gpt4_ick>,
<&gpt5_ick>, <&gpt6_ick>, <&gpt7_ick>, <&gpt8_ick>,
<&gpt9_ick>, <&gpt10_ick>, <&gpt11_ick>, <&gpt12_ick>,
<&mcbsp1_ick>, <&mcbsp2_ick>, <&mcbsp3_ick>,
<&mcbsp4_ick>, <&mcbsp5_ick>, <&mcspi1_ick>,
<&mcspi1_fck>, <&mcspi2_ick>, <&mcspi2_fck>,
<&mcspi3_ick>, <&mcspi3_fck>, <&uart1_ick>,
<&uart1_fck>, <&uart2_ick>, <&uart2_fck>, <&uart3_ick>,
<&uart3_fck>, <&cam_ick>, <&mailboxes_ick>,
<&wdt4_ick>, <&wdt4_fck>, <&mspro_ick>, <&mspro_fck>,
<&fac_ick>, <&fac_fck>, <&hdq_ick>, <&hdq_fck>,
<&i2c1_ick>, <&i2chs1_fck>, <&i2c2_ick>, <&i2chs2_fck>,
<&des_ick>, <&sha_ick>, <&rng_ick>, <&aes_ick>,
<&pka_ick>, <&mmchs1_ick>, <&mmchs1_fck>,
<&mmchs2_ick>, <&mmchs2_fck>, <&gpio5_ick>,
<&gpio5_fck>, <&mdm_intc_ick>, <&mmchsdb1_fck>,
<&mmchsdb2_fck>;
};
mdm_clkdm: mdm_clkdm {
compatible = "ti,clockdomain";
clocks = <&mdm_osc_ck>;
};
};
&func_96m_ck {
compatible = "ti,mux-clock";
clocks = <&apll96_ck>, <&alt_ck>;
ti,bit-shift = <4>;
reg = <0x0540>;
};
&dsp_div_fck {
ti,max-div = <4>;
ti,index-starts-at-one;
};
&ssi_ssr_sst_div_fck {
ti,max-div = <5>;
ti,index-starts-at-one;
};
...@@ -14,6 +14,32 @@ / { ...@@ -14,6 +14,32 @@ / {
compatible = "ti,omap2430", "ti,omap2"; compatible = "ti,omap2430", "ti,omap2";
ocp { ocp {
prcm: prcm@49006000 {
compatible = "ti,omap2-prcm";
reg = <0x49006000 0x1000>;
prcm_clocks: clocks {
#address-cells = <1>;
#size-cells = <0>;
};
prcm_clockdomains: clockdomains {
};
};
scrm: scrm@49002000 {
compatible = "ti,omap2-scrm";
reg = <0x49002000 0x1000>;
scrm_clocks: clocks {
#address-cells = <1>;
#size-cells = <0>;
};
scrm_clockdomains: clockdomains {
};
};
counter32k: counter@49020000 { counter32k: counter@49020000 {
compatible = "ti,omap-counter32k"; compatible = "ti,omap-counter32k";
reg = <0x49020000 0x20>; reg = <0x49020000 0x20>;
......
This diff is collapsed.
...@@ -83,7 +83,7 @@ &dpll4_m4x2_mul_ck { ...@@ -83,7 +83,7 @@ &dpll4_m4x2_mul_ck {
}; };
&dpll4_m5x2_mul_ck { &dpll4_m5x2_mul_ck {
clock-mult = <1>; ti,clock-mult = <1>;
}; };
&dpll4_m6x2_mul_ck { &dpll4_m6x2_mul_ck {
......
...@@ -453,10 +453,11 @@ dpll4_m5_ck: dpll4_m5_ck { ...@@ -453,10 +453,11 @@ dpll4_m5_ck: dpll4_m5_ck {
dpll4_m5x2_mul_ck: dpll4_m5x2_mul_ck { dpll4_m5x2_mul_ck: dpll4_m5x2_mul_ck {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "fixed-factor-clock"; compatible = "ti,fixed-factor-clock";
clocks = <&dpll4_m5_ck>; clocks = <&dpll4_m5_ck>;
clock-mult = <2>; ti,clock-mult = <2>;
clock-div = <1>; ti,clock-div = <1>;
ti,set-rate-parent;
}; };
dpll4_m5x2_ck: dpll4_m5x2_ck { dpll4_m5x2_ck: dpll4_m5x2_ck {
......
...@@ -67,6 +67,7 @@ L2: l2-cache-controller@48242000 { ...@@ -67,6 +67,7 @@ L2: l2-cache-controller@48242000 {
local-timer@48240600 { local-timer@48240600 {
compatible = "arm,cortex-a9-twd-timer"; compatible = "arm,cortex-a9-twd-timer";
clocks = <&mpu_periphclk>;
reg = <0x48240600 0x20>; reg = <0x48240600 0x20>;
interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_HIGH)>; interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_HIGH)>;
}; };
......
...@@ -120,10 +120,8 @@ dpll_abe_m2x2_ck: dpll_abe_m2x2_ck { ...@@ -120,10 +120,8 @@ dpll_abe_m2x2_ck: dpll_abe_m2x2_ck {
compatible = "ti,divider-clock"; compatible = "ti,divider-clock";
clocks = <&dpll_abe_x2_ck>; clocks = <&dpll_abe_x2_ck>;
ti,max-div = <31>; ti,max-div = <31>;
ti,autoidle-shift = <8>;
reg = <0x01f0>; reg = <0x01f0>;
ti,index-starts-at-one; ti,index-starts-at-one;
ti,invert-autoidle-bit;
}; };
abe_24m_fclk: abe_24m_fclk { abe_24m_fclk: abe_24m_fclk {
...@@ -145,10 +143,11 @@ abe_clk: abe_clk { ...@@ -145,10 +143,11 @@ abe_clk: abe_clk {
abe_iclk: abe_iclk { abe_iclk: abe_iclk {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "fixed-factor-clock"; compatible = "ti,divider-clock";
clocks = <&abe_clk>; clocks = <&aess_fclk>;
clock-mult = <1>; ti,bit-shift = <24>;
clock-div = <2>; reg = <0x0528>;
ti,dividers = <2>, <1>;
}; };
abe_lp_clk_div: abe_lp_clk_div { abe_lp_clk_div: abe_lp_clk_div {
...@@ -164,10 +163,8 @@ dpll_abe_m3x2_ck: dpll_abe_m3x2_ck { ...@@ -164,10 +163,8 @@ dpll_abe_m3x2_ck: dpll_abe_m3x2_ck {
compatible = "ti,divider-clock"; compatible = "ti,divider-clock";
clocks = <&dpll_abe_x2_ck>; clocks = <&dpll_abe_x2_ck>;
ti,max-div = <31>; ti,max-div = <31>;
ti,autoidle-shift = <8>;
reg = <0x01f4>; reg = <0x01f4>;
ti,index-starts-at-one; ti,index-starts-at-one;
ti,invert-autoidle-bit;
}; };
dpll_core_ck: dpll_core_ck { dpll_core_ck: dpll_core_ck {
...@@ -188,10 +185,8 @@ dpll_core_h21x2_ck: dpll_core_h21x2_ck { ...@@ -188,10 +185,8 @@ dpll_core_h21x2_ck: dpll_core_h21x2_ck {
compatible = "ti,divider-clock"; compatible = "ti,divider-clock";
clocks = <&dpll_core_x2_ck>; clocks = <&dpll_core_x2_ck>;
ti,max-div = <63>; ti,max-div = <63>;
ti,autoidle-shift = <8>;
reg = <0x0150>; reg = <0x0150>;
ti,index-starts-at-one; ti,index-starts-at-one;
ti,invert-autoidle-bit;
}; };
c2c_fclk: c2c_fclk { c2c_fclk: c2c_fclk {
...@@ -215,10 +210,8 @@ dpll_core_h11x2_ck: dpll_core_h11x2_ck { ...@@ -215,10 +210,8 @@ dpll_core_h11x2_ck: dpll_core_h11x2_ck {
compatible = "ti,divider-clock"; compatible = "ti,divider-clock";
clocks = <&dpll_core_x2_ck>; clocks = <&dpll_core_x2_ck>;
ti,max-div = <63>; ti,max-div = <63>;
ti,autoidle-shift = <8>;
reg = <0x0138>; reg = <0x0138>;
ti,index-starts-at-one; ti,index-starts-at-one;
ti,invert-autoidle-bit;
}; };
dpll_core_h12x2_ck: dpll_core_h12x2_ck { dpll_core_h12x2_ck: dpll_core_h12x2_ck {
...@@ -226,10 +219,8 @@ dpll_core_h12x2_ck: dpll_core_h12x2_ck { ...@@ -226,10 +219,8 @@ dpll_core_h12x2_ck: dpll_core_h12x2_ck {
compatible = "ti,divider-clock"; compatible = "ti,divider-clock";
clocks = <&dpll_core_x2_ck>; clocks = <&dpll_core_x2_ck>;
ti,max-div = <63>; ti,max-div = <63>;
ti,autoidle-shift = <8>;
reg = <0x013c>; reg = <0x013c>;
ti,index-starts-at-one; ti,index-starts-at-one;
ti,invert-autoidle-bit;
}; };
dpll_core_h13x2_ck: dpll_core_h13x2_ck { dpll_core_h13x2_ck: dpll_core_h13x2_ck {
...@@ -237,10 +228,8 @@ dpll_core_h13x2_ck: dpll_core_h13x2_ck { ...@@ -237,10 +228,8 @@ dpll_core_h13x2_ck: dpll_core_h13x2_ck {
compatible = "ti,divider-clock"; compatible = "ti,divider-clock";
clocks = <&dpll_core_x2_ck>; clocks = <&dpll_core_x2_ck>;
ti,max-div = <63>; ti,max-div = <63>;
ti,autoidle-shift = <8>;
reg = <0x0140>; reg = <0x0140>;
ti,index-starts-at-one; ti,index-starts-at-one;
ti,invert-autoidle-bit;
}; };
dpll_core_h14x2_ck: dpll_core_h14x2_ck { dpll_core_h14x2_ck: dpll_core_h14x2_ck {
...@@ -248,10 +237,8 @@ dpll_core_h14x2_ck: dpll_core_h14x2_ck { ...@@ -248,10 +237,8 @@ dpll_core_h14x2_ck: dpll_core_h14x2_ck {
compatible = "ti,divider-clock"; compatible = "ti,divider-clock";
clocks = <&dpll_core_x2_ck>; clocks = <&dpll_core_x2_ck>;
ti,max-div = <63>; ti,max-div = <63>;
ti,autoidle-shift = <8>;
reg = <0x0144>; reg = <0x0144>;
ti,index-starts-at-one; ti,index-starts-at-one;
ti,invert-autoidle-bit;
}; };
dpll_core_h22x2_ck: dpll_core_h22x2_ck { dpll_core_h22x2_ck: dpll_core_h22x2_ck {
...@@ -259,10 +246,8 @@ dpll_core_h22x2_ck: dpll_core_h22x2_ck { ...@@ -259,10 +246,8 @@ dpll_core_h22x2_ck: dpll_core_h22x2_ck {
compatible = "ti,divider-clock"; compatible = "ti,divider-clock";
clocks = <&dpll_core_x2_ck>; clocks = <&dpll_core_x2_ck>;
ti,max-div = <63>; ti,max-div = <63>;
ti,autoidle-shift = <8>;
reg = <0x0154>; reg = <0x0154>;
ti,index-starts-at-one; ti,index-starts-at-one;
ti,invert-autoidle-bit;
}; };
dpll_core_h23x2_ck: dpll_core_h23x2_ck { dpll_core_h23x2_ck: dpll_core_h23x2_ck {
...@@ -270,10 +255,8 @@ dpll_core_h23x2_ck: dpll_core_h23x2_ck { ...@@ -270,10 +255,8 @@ dpll_core_h23x2_ck: dpll_core_h23x2_ck {
compatible = "ti,divider-clock"; compatible = "ti,divider-clock";
clocks = <&dpll_core_x2_ck>; clocks = <&dpll_core_x2_ck>;
ti,max-div = <63>; ti,max-div = <63>;
ti,autoidle-shift = <8>;
reg = <0x0158>; reg = <0x0158>;
ti,index-starts-at-one; ti,index-starts-at-one;
ti,invert-autoidle-bit;
}; };
dpll_core_h24x2_ck: dpll_core_h24x2_ck { dpll_core_h24x2_ck: dpll_core_h24x2_ck {
...@@ -281,10 +264,8 @@ dpll_core_h24x2_ck: dpll_core_h24x2_ck { ...@@ -281,10 +264,8 @@ dpll_core_h24x2_ck: dpll_core_h24x2_ck {
compatible = "ti,divider-clock"; compatible = "ti,divider-clock";
clocks = <&dpll_core_x2_ck>; clocks = <&dpll_core_x2_ck>;
ti,max-div = <63>; ti,max-div = <63>;
ti,autoidle-shift = <8>;
reg = <0x015c>; reg = <0x015c>;
ti,index-starts-at-one; ti,index-starts-at-one;
ti,invert-autoidle-bit;
}; };
dpll_core_m2_ck: dpll_core_m2_ck { dpll_core_m2_ck: dpll_core_m2_ck {
...@@ -292,10 +273,8 @@ dpll_core_m2_ck: dpll_core_m2_ck { ...@@ -292,10 +273,8 @@ dpll_core_m2_ck: dpll_core_m2_ck {
compatible = "ti,divider-clock"; compatible = "ti,divider-clock";
clocks = <&dpll_core_ck>; clocks = <&dpll_core_ck>;
ti,max-div = <31>; ti,max-div = <31>;
ti,autoidle-shift = <8>;
reg = <0x0130>; reg = <0x0130>;
ti,index-starts-at-one; ti,index-starts-at-one;
ti,invert-autoidle-bit;
}; };
dpll_core_m3x2_ck: dpll_core_m3x2_ck { dpll_core_m3x2_ck: dpll_core_m3x2_ck {
...@@ -303,10 +282,8 @@ dpll_core_m3x2_ck: dpll_core_m3x2_ck { ...@@ -303,10 +282,8 @@ dpll_core_m3x2_ck: dpll_core_m3x2_ck {
compatible = "ti,divider-clock"; compatible = "ti,divider-clock";
clocks = <&dpll_core_x2_ck>; clocks = <&dpll_core_x2_ck>;
ti,max-div = <31>; ti,max-div = <31>;
ti,autoidle-shift = <8>;
reg = <0x0134>; reg = <0x0134>;
ti,index-starts-at-one; ti,index-starts-at-one;
ti,invert-autoidle-bit;
}; };
iva_dpll_hs_clk_div: iva_dpll_hs_clk_div { iva_dpll_hs_clk_div: iva_dpll_hs_clk_div {
...@@ -335,10 +312,8 @@ dpll_iva_h11x2_ck: dpll_iva_h11x2_ck { ...@@ -335,10 +312,8 @@ dpll_iva_h11x2_ck: dpll_iva_h11x2_ck {
compatible = "ti,divider-clock"; compatible = "ti,divider-clock";
clocks = <&dpll_iva_x2_ck>; clocks = <&dpll_iva_x2_ck>;
ti,max-div = <63>; ti,max-div = <63>;
ti,autoidle-shift = <8>;
reg = <0x01b8>; reg = <0x01b8>;
ti,index-starts-at-one; ti,index-starts-at-one;
ti,invert-autoidle-bit;
}; };
dpll_iva_h12x2_ck: dpll_iva_h12x2_ck { dpll_iva_h12x2_ck: dpll_iva_h12x2_ck {
...@@ -346,10 +321,8 @@ dpll_iva_h12x2_ck: dpll_iva_h12x2_ck { ...@@ -346,10 +321,8 @@ dpll_iva_h12x2_ck: dpll_iva_h12x2_ck {
compatible = "ti,divider-clock"; compatible = "ti,divider-clock";
clocks = <&dpll_iva_x2_ck>; clocks = <&dpll_iva_x2_ck>;
ti,max-div = <63>; ti,max-div = <63>;
ti,autoidle-shift = <8>;
reg = <0x01bc>; reg = <0x01bc>;
ti,index-starts-at-one; ti,index-starts-at-one;
ti,invert-autoidle-bit;
}; };
mpu_dpll_hs_clk_div: mpu_dpll_hs_clk_div { mpu_dpll_hs_clk_div: mpu_dpll_hs_clk_div {
...@@ -372,10 +345,8 @@ dpll_mpu_m2_ck: dpll_mpu_m2_ck { ...@@ -372,10 +345,8 @@ dpll_mpu_m2_ck: dpll_mpu_m2_ck {
compatible = "ti,divider-clock"; compatible = "ti,divider-clock";
clocks = <&dpll_mpu_ck>; clocks = <&dpll_mpu_ck>;
ti,max-div = <31>; ti,max-div = <31>;
ti,autoidle-shift = <8>;
reg = <0x0170>; reg = <0x0170>;
ti,index-starts-at-one; ti,index-starts-at-one;
ti,invert-autoidle-bit;
}; };
per_dpll_hs_clk_div: per_dpll_hs_clk_div { per_dpll_hs_clk_div: per_dpll_hs_clk_div {
...@@ -642,10 +613,8 @@ dpll_per_h11x2_ck: dpll_per_h11x2_ck { ...@@ -642,10 +613,8 @@ dpll_per_h11x2_ck: dpll_per_h11x2_ck {
compatible = "ti,divider-clock"; compatible = "ti,divider-clock";
clocks = <&dpll_per_x2_ck>; clocks = <&dpll_per_x2_ck>;
ti,max-div = <63>; ti,max-div = <63>;
ti,autoidle-shift = <8>;
reg = <0x0158>; reg = <0x0158>;
ti,index-starts-at-one; ti,index-starts-at-one;
ti,invert-autoidle-bit;
}; };
dpll_per_h12x2_ck: dpll_per_h12x2_ck { dpll_per_h12x2_ck: dpll_per_h12x2_ck {
...@@ -653,10 +622,8 @@ dpll_per_h12x2_ck: dpll_per_h12x2_ck { ...@@ -653,10 +622,8 @@ dpll_per_h12x2_ck: dpll_per_h12x2_ck {
compatible = "ti,divider-clock"; compatible = "ti,divider-clock";
clocks = <&dpll_per_x2_ck>; clocks = <&dpll_per_x2_ck>;
ti,max-div = <63>; ti,max-div = <63>;
ti,autoidle-shift = <8>;
reg = <0x015c>; reg = <0x015c>;
ti,index-starts-at-one; ti,index-starts-at-one;
ti,invert-autoidle-bit;
}; };
dpll_per_h14x2_ck: dpll_per_h14x2_ck { dpll_per_h14x2_ck: dpll_per_h14x2_ck {
...@@ -664,10 +631,8 @@ dpll_per_h14x2_ck: dpll_per_h14x2_ck { ...@@ -664,10 +631,8 @@ dpll_per_h14x2_ck: dpll_per_h14x2_ck {
compatible = "ti,divider-clock"; compatible = "ti,divider-clock";
clocks = <&dpll_per_x2_ck>; clocks = <&dpll_per_x2_ck>;
ti,max-div = <63>; ti,max-div = <63>;
ti,autoidle-shift = <8>;
reg = <0x0164>; reg = <0x0164>;
ti,index-starts-at-one; ti,index-starts-at-one;
ti,invert-autoidle-bit;
}; };
dpll_per_m2_ck: dpll_per_m2_ck { dpll_per_m2_ck: dpll_per_m2_ck {
...@@ -675,10 +640,8 @@ dpll_per_m2_ck: dpll_per_m2_ck { ...@@ -675,10 +640,8 @@ dpll_per_m2_ck: dpll_per_m2_ck {
compatible = "ti,divider-clock"; compatible = "ti,divider-clock";
clocks = <&dpll_per_ck>; clocks = <&dpll_per_ck>;
ti,max-div = <31>; ti,max-div = <31>;
ti,autoidle-shift = <8>;
reg = <0x0150>; reg = <0x0150>;
ti,index-starts-at-one; ti,index-starts-at-one;
ti,invert-autoidle-bit;
}; };
dpll_per_m2x2_ck: dpll_per_m2x2_ck { dpll_per_m2x2_ck: dpll_per_m2x2_ck {
...@@ -686,10 +649,8 @@ dpll_per_m2x2_ck: dpll_per_m2x2_ck { ...@@ -686,10 +649,8 @@ dpll_per_m2x2_ck: dpll_per_m2x2_ck {
compatible = "ti,divider-clock"; compatible = "ti,divider-clock";
clocks = <&dpll_per_x2_ck>; clocks = <&dpll_per_x2_ck>;
ti,max-div = <31>; ti,max-div = <31>;
ti,autoidle-shift = <8>;
reg = <0x0150>; reg = <0x0150>;
ti,index-starts-at-one; ti,index-starts-at-one;
ti,invert-autoidle-bit;
}; };
dpll_per_m3x2_ck: dpll_per_m3x2_ck { dpll_per_m3x2_ck: dpll_per_m3x2_ck {
...@@ -697,10 +658,8 @@ dpll_per_m3x2_ck: dpll_per_m3x2_ck { ...@@ -697,10 +658,8 @@ dpll_per_m3x2_ck: dpll_per_m3x2_ck {
compatible = "ti,divider-clock"; compatible = "ti,divider-clock";
clocks = <&dpll_per_x2_ck>; clocks = <&dpll_per_x2_ck>;
ti,max-div = <31>; ti,max-div = <31>;
ti,autoidle-shift = <8>;
reg = <0x0154>; reg = <0x0154>;
ti,index-starts-at-one; ti,index-starts-at-one;
ti,invert-autoidle-bit;
}; };
dpll_unipro1_ck: dpll_unipro1_ck { dpll_unipro1_ck: dpll_unipro1_ck {
...@@ -723,10 +682,8 @@ dpll_unipro1_m2_ck: dpll_unipro1_m2_ck { ...@@ -723,10 +682,8 @@ dpll_unipro1_m2_ck: dpll_unipro1_m2_ck {
compatible = "ti,divider-clock"; compatible = "ti,divider-clock";
clocks = <&dpll_unipro1_ck>; clocks = <&dpll_unipro1_ck>;
ti,max-div = <127>; ti,max-div = <127>;
ti,autoidle-shift = <8>;
reg = <0x0210>; reg = <0x0210>;
ti,index-starts-at-one; ti,index-starts-at-one;
ti,invert-autoidle-bit;
}; };
dpll_unipro2_ck: dpll_unipro2_ck { dpll_unipro2_ck: dpll_unipro2_ck {
...@@ -749,10 +706,8 @@ dpll_unipro2_m2_ck: dpll_unipro2_m2_ck { ...@@ -749,10 +706,8 @@ dpll_unipro2_m2_ck: dpll_unipro2_m2_ck {
compatible = "ti,divider-clock"; compatible = "ti,divider-clock";
clocks = <&dpll_unipro2_ck>; clocks = <&dpll_unipro2_ck>;
ti,max-div = <127>; ti,max-div = <127>;
ti,autoidle-shift = <8>;
reg = <0x01d0>; reg = <0x01d0>;
ti,index-starts-at-one; ti,index-starts-at-one;
ti,invert-autoidle-bit;
}; };
dpll_usb_ck: dpll_usb_ck { dpll_usb_ck: dpll_usb_ck {
...@@ -775,10 +730,8 @@ dpll_usb_m2_ck: dpll_usb_m2_ck { ...@@ -775,10 +730,8 @@ dpll_usb_m2_ck: dpll_usb_m2_ck {
compatible = "ti,divider-clock"; compatible = "ti,divider-clock";
clocks = <&dpll_usb_ck>; clocks = <&dpll_usb_ck>;
ti,max-div = <127>; ti,max-div = <127>;
ti,autoidle-shift = <8>;
reg = <0x0190>; reg = <0x0190>;
ti,index-starts-at-one; ti,index-starts-at-one;
ti,invert-autoidle-bit;
}; };
func_128m_clk: func_128m_clk { func_128m_clk: func_128m_clk {
...@@ -851,6 +804,7 @@ dss_dss_clk: dss_dss_clk { ...@@ -851,6 +804,7 @@ dss_dss_clk: dss_dss_clk {
clocks = <&dpll_per_h12x2_ck>; clocks = <&dpll_per_h12x2_ck>;
ti,bit-shift = <8>; ti,bit-shift = <8>;
reg = <0x1420>; reg = <0x1420>;
ti,set-rate-parent;
}; };
dss_sys_clk: dss_sys_clk { dss_sys_clk: dss_sys_clk {
......
...@@ -105,6 +105,12 @@ static struct ti_dt_clk am43xx_clks[] = { ...@@ -105,6 +105,12 @@ static struct ti_dt_clk am43xx_clks[] = {
DT_CLK(NULL, "func_12m_clk", "func_12m_clk"), DT_CLK(NULL, "func_12m_clk", "func_12m_clk"),
DT_CLK(NULL, "vtp_clk_div", "vtp_clk_div"), DT_CLK(NULL, "vtp_clk_div", "vtp_clk_div"),
DT_CLK(NULL, "usbphy_32khz_clkmux", "usbphy_32khz_clkmux"), DT_CLK(NULL, "usbphy_32khz_clkmux", "usbphy_32khz_clkmux"),
DT_CLK("48300200.ehrpwm", "tbclk", "ehrpwm0_tbclk"),
DT_CLK("48302200.ehrpwm", "tbclk", "ehrpwm1_tbclk"),
DT_CLK("48304200.ehrpwm", "tbclk", "ehrpwm2_tbclk"),
DT_CLK("48306200.ehrpwm", "tbclk", "ehrpwm3_tbclk"),
DT_CLK("48308200.ehrpwm", "tbclk", "ehrpwm4_tbclk"),
DT_CLK("4830a200.ehrpwm", "tbclk", "ehrpwm5_tbclk"),
{ .node_name = NULL }, { .node_name = NULL },
}; };
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment