Commit 44e7475d authored by Tony Lindgren's avatar Tony Lindgren

ARM: OMAP2+: Fix build if CONFIG_SMP is not set

Looks like I only partially fixed up things if CONFIG_SMP
is not set for the recent kexec changes. We don't have
boot_secondary available without SMP as reported by Arnd.

Fixes: 0573b957 ("ARM: OMAP4+: Prevent CPU1 related hang with kexec")
Reported-by: default avatarArnd Bergmann <arnd@arndb.de>
Signed-off-by: default avatarTony Lindgren <tony@atomide.com>
parent 3696203c
...@@ -24,6 +24,16 @@ ...@@ -24,6 +24,16 @@
#define AUX_CORE_BOOT0_PA 0x48281800 #define AUX_CORE_BOOT0_PA 0x48281800
#define API_HYP_ENTRY 0x102 #define API_HYP_ENTRY 0x102
ENTRY(omap_secondary_startup)
#ifdef CONFIG_SMP
b secondary_startup
#else
/* Should never get here */
again: wfi
b again
#endif
#ENDPROC(omap_secondary_startup)
/* /*
* OMAP5 specific entry point for secondary CPU to jump from ROM * OMAP5 specific entry point for secondary CPU to jump from ROM
* code. This routine also provides a holding flag into which * code. This routine also provides a holding flag into which
...@@ -39,7 +49,7 @@ wait: ldr r2, =AUX_CORE_BOOT0_PA @ read from AuxCoreBoot0 ...@@ -39,7 +49,7 @@ wait: ldr r2, =AUX_CORE_BOOT0_PA @ read from AuxCoreBoot0
and r4, r4, #0x0f and r4, r4, #0x0f
cmp r0, r4 cmp r0, r4
bne wait bne wait
b secondary_startup b omap_secondary_startup
ENDPROC(omap5_secondary_startup) ENDPROC(omap5_secondary_startup)
/* /*
* Same as omap5_secondary_startup except we call into the ROM to * Same as omap5_secondary_startup except we call into the ROM to
...@@ -59,7 +69,7 @@ wait_2: ldr r2, =AUX_CORE_BOOT0_PA @ read from AuxCoreBoot0 ...@@ -59,7 +69,7 @@ wait_2: ldr r2, =AUX_CORE_BOOT0_PA @ read from AuxCoreBoot0
adr r0, hyp_boot adr r0, hyp_boot
smc #0 smc #0
hyp_boot: hyp_boot:
b secondary_startup b omap_secondary_startup
ENDPROC(omap5_secondary_hyp_startup) ENDPROC(omap5_secondary_hyp_startup)
/* /*
* OMAP4 specific entry point for secondary CPU to jump from ROM * OMAP4 specific entry point for secondary CPU to jump from ROM
...@@ -82,7 +92,7 @@ hold: ldr r12,=0x103 ...@@ -82,7 +92,7 @@ hold: ldr r12,=0x103
* we've been released from the wait loop,secondary_stack * we've been released from the wait loop,secondary_stack
* should now contain the SVC stack for this core * should now contain the SVC stack for this core
*/ */
b secondary_startup b omap_secondary_startup
ENDPROC(omap4_secondary_startup) ENDPROC(omap4_secondary_startup)
ENTRY(omap4460_secondary_startup) ENTRY(omap4460_secondary_startup)
...@@ -119,5 +129,5 @@ hold_2: ldr r12,=0x103 ...@@ -119,5 +129,5 @@ hold_2: ldr r12,=0x103
* we've been released from the wait loop,secondary_stack * we've been released from the wait loop,secondary_stack
* should now contain the SVC stack for this core * should now contain the SVC stack for this core
*/ */
b secondary_startup b omap_secondary_startup
ENDPROC(omap4460_secondary_startup) ENDPROC(omap4460_secondary_startup)
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment