Commit 5b79d048 authored by Rex Zhu's avatar Rex Zhu Committed by Alex Deucher

drm/amd/pp: Remove struct pp_gpu_power

Currently smu only calculate average gpu power in real time.

for vddc/vddci/max power,
User need to set start time and end time, firmware can calculate
the average vddc/vddci/max power. but the type of return values
is not unified. For Vi, return type is uint.
For vega, return type is float.

so this struct can't be suitable for all asics.
Acked-by: default avatarAlex Deucher <alexander.deucher@amd.com>
Signed-off-by: default avatarRex Zhu <Rex.Zhu@amd.com>
Signed-off-by: default avatarAlex Deucher <alexander.deucher@amd.com>
parent b89c71d1
...@@ -701,9 +701,6 @@ static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file ...@@ -701,9 +701,6 @@ static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file
} }
} }
case AMDGPU_INFO_SENSOR: { case AMDGPU_INFO_SENSOR: {
struct pp_gpu_power query = {0};
int query_size = sizeof(query);
if (!adev->pm.dpm_enabled) if (!adev->pm.dpm_enabled)
return -ENOENT; return -ENOENT;
...@@ -746,10 +743,10 @@ static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file ...@@ -746,10 +743,10 @@ static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file
/* get average GPU power */ /* get average GPU power */
if (amdgpu_dpm_read_sensor(adev, if (amdgpu_dpm_read_sensor(adev,
AMDGPU_PP_SENSOR_GPU_POWER, AMDGPU_PP_SENSOR_GPU_POWER,
(void *)&query, &query_size)) { (void *)&ui32, &ui32_size)) {
return -EINVAL; return -EINVAL;
} }
ui32 = query.average_gpu_power >> 8; ui32 >>= 8;
break; break;
case AMDGPU_INFO_SENSOR_VDDNB: case AMDGPU_INFO_SENSOR_VDDNB:
/* get VDDNB in millivolts */ /* get VDDNB in millivolts */
......
...@@ -1020,8 +1020,8 @@ static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev, ...@@ -1020,8 +1020,8 @@ static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev,
{ {
struct amdgpu_device *adev = dev_get_drvdata(dev); struct amdgpu_device *adev = dev_get_drvdata(dev);
struct drm_device *ddev = adev->ddev; struct drm_device *ddev = adev->ddev;
struct pp_gpu_power query = {0}; u32 query = 0;
int r, size = sizeof(query); int r, size = sizeof(u32);
unsigned uw; unsigned uw;
/* Can't get power when the card is off */ /* Can't get power when the card is off */
...@@ -1041,7 +1041,7 @@ static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev, ...@@ -1041,7 +1041,7 @@ static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev,
return r; return r;
/* convert to microwatts */ /* convert to microwatts */
uw = (query.average_gpu_power >> 8) * 1000000; uw = (query >> 8) * 1000000 + (query & 0xff) * 1000;
return snprintf(buf, PAGE_SIZE, "%u\n", uw); return snprintf(buf, PAGE_SIZE, "%u\n", uw);
} }
...@@ -1752,7 +1752,7 @@ void amdgpu_pm_compute_clocks(struct amdgpu_device *adev) ...@@ -1752,7 +1752,7 @@ void amdgpu_pm_compute_clocks(struct amdgpu_device *adev)
static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev) static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev)
{ {
uint32_t value; uint32_t value;
struct pp_gpu_power query = {0}; uint32_t query = 0;
int size; int size;
/* sanity check PP is enabled */ /* sanity check PP is enabled */
...@@ -1775,17 +1775,9 @@ static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *a ...@@ -1775,17 +1775,9 @@ static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *a
seq_printf(m, "\t%u mV (VDDGFX)\n", value); seq_printf(m, "\t%u mV (VDDGFX)\n", value);
if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size)) if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size))
seq_printf(m, "\t%u mV (VDDNB)\n", value); seq_printf(m, "\t%u mV (VDDNB)\n", value);
size = sizeof(query); size = sizeof(uint32_t);
if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, (void *)&query, &size)) { if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, (void *)&query, &size))
seq_printf(m, "\t%u.%u W (VDDC)\n", query.vddc_power >> 8, seq_printf(m, "\t%u.%u W (average GPU)\n", query >> 8, query & 0xff);
query.vddc_power & 0xff);
seq_printf(m, "\t%u.%u W (VDDCI)\n", query.vddci_power >> 8,
query.vddci_power & 0xff);
seq_printf(m, "\t%u.%u W (max GPU)\n", query.max_gpu_power >> 8,
query.max_gpu_power & 0xff);
seq_printf(m, "\t%u.%u W (average GPU)\n", query.average_gpu_power >> 8,
query.average_gpu_power & 0xff);
}
size = sizeof(value); size = sizeof(value);
seq_printf(m, "\n"); seq_printf(m, "\n");
......
...@@ -149,13 +149,6 @@ struct pp_states_info { ...@@ -149,13 +149,6 @@ struct pp_states_info {
uint32_t states[16]; uint32_t states[16];
}; };
struct pp_gpu_power {
uint32_t vddc_power;
uint32_t vddci_power;
uint32_t max_gpu_power;
uint32_t average_gpu_power;
};
#define PP_GROUP_MASK 0xF0000000 #define PP_GROUP_MASK 0xF0000000
#define PP_GROUP_SHIFT 28 #define PP_GROUP_SHIFT 28
......
...@@ -3356,36 +3356,34 @@ static int smu7_get_pp_table_entry(struct pp_hwmgr *hwmgr, ...@@ -3356,36 +3356,34 @@ static int smu7_get_pp_table_entry(struct pp_hwmgr *hwmgr,
return 0; return 0;
} }
static int smu7_get_gpu_power(struct pp_hwmgr *hwmgr, static int smu7_get_gpu_power(struct pp_hwmgr *hwmgr, u32 *query)
struct pp_gpu_power *query)
{ {
int i; int i;
u32 tmp = 0;
if (!query) if (!query)
return -EINVAL; return -EINVAL;
memset(query, 0, sizeof *query);
smum_send_msg_to_smc_with_parameter(hwmgr, PPSMC_MSG_GetCurrPkgPwr, 0); smum_send_msg_to_smc_with_parameter(hwmgr, PPSMC_MSG_GetCurrPkgPwr, 0);
query->average_gpu_power = cgs_read_register(hwmgr->device, mmSMC_MSG_ARG_0); tmp = cgs_read_register(hwmgr->device, mmSMC_MSG_ARG_0);
if (query->average_gpu_power != 0) if (tmp != 0)
return 0; return 0;
smum_send_msg_to_smc(hwmgr, PPSMC_MSG_PmStatusLogStart); smum_send_msg_to_smc(hwmgr, PPSMC_MSG_PmStatusLogStart);
cgs_write_ind_register(hwmgr->device, CGS_IND_REG__SMC, cgs_write_ind_register(hwmgr->device, CGS_IND_REG__SMC,
ixSMU_PM_STATUS_94, 0); ixSMU_PM_STATUS_94, 0);
for (i = 0; i < 20; i++) { for (i = 0; i < 10; i++) {
mdelay(1); mdelay(1);
smum_send_msg_to_smc(hwmgr, PPSMC_MSG_PmStatusLogSample); smum_send_msg_to_smc(hwmgr, PPSMC_MSG_PmStatusLogSample);
query->average_gpu_power = cgs_read_ind_register(hwmgr->device, tmp = cgs_read_ind_register(hwmgr->device,
CGS_IND_REG__SMC, CGS_IND_REG__SMC,
ixSMU_PM_STATUS_94); ixSMU_PM_STATUS_94);
if (query->average_gpu_power != 0) if (tmp != 0)
break; break;
} }
*query = tmp;
return 0; return 0;
} }
...@@ -3438,10 +3436,7 @@ static int smu7_read_sensor(struct pp_hwmgr *hwmgr, int idx, ...@@ -3438,10 +3436,7 @@ static int smu7_read_sensor(struct pp_hwmgr *hwmgr, int idx,
*size = 4; *size = 4;
return 0; return 0;
case AMDGPU_PP_SENSOR_GPU_POWER: case AMDGPU_PP_SENSOR_GPU_POWER:
if (*size < sizeof(struct pp_gpu_power)) return smu7_get_gpu_power(hwmgr, (uint32_t *)value);
return -EINVAL;
*size = sizeof(struct pp_gpu_power);
return smu7_get_gpu_power(hwmgr, (struct pp_gpu_power *)value);
case AMDGPU_PP_SENSOR_VDDGFX: case AMDGPU_PP_SENSOR_VDDGFX:
if ((data->vr_config & 0xff) == 0x2) if ((data->vr_config & 0xff) == 0x2)
val_vid = PHM_READ_INDIRECT_FIELD(hwmgr->device, val_vid = PHM_READ_INDIRECT_FIELD(hwmgr->device,
......
...@@ -3781,16 +3781,18 @@ static uint32_t vega10_dpm_get_mclk(struct pp_hwmgr *hwmgr, bool low) ...@@ -3781,16 +3781,18 @@ static uint32_t vega10_dpm_get_mclk(struct pp_hwmgr *hwmgr, bool low)
} }
static int vega10_get_gpu_power(struct pp_hwmgr *hwmgr, static int vega10_get_gpu_power(struct pp_hwmgr *hwmgr,
struct pp_gpu_power *query) uint32_t *query)
{ {
uint32_t value; uint32_t value;
if (!query)
return -EINVAL;
smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetCurrPkgPwr); smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetCurrPkgPwr);
value = smum_get_argument(hwmgr); value = smum_get_argument(hwmgr);
/* power value is an integer */ /* SMC returning actual watts, keep consistent with legacy asics, low 8 bit as 8 fractional bits */
memset(query, 0, sizeof *query); *query = value << 8;
query->average_gpu_power = value << 8;
return 0; return 0;
} }
...@@ -3840,12 +3842,7 @@ static int vega10_read_sensor(struct pp_hwmgr *hwmgr, int idx, ...@@ -3840,12 +3842,7 @@ static int vega10_read_sensor(struct pp_hwmgr *hwmgr, int idx,
*size = 4; *size = 4;
break; break;
case AMDGPU_PP_SENSOR_GPU_POWER: case AMDGPU_PP_SENSOR_GPU_POWER:
if (*size < sizeof(struct pp_gpu_power)) ret = vega10_get_gpu_power(hwmgr, (uint32_t *)value);
ret = -EINVAL;
else {
*size = sizeof(struct pp_gpu_power);
ret = vega10_get_gpu_power(hwmgr, (struct pp_gpu_power *)value);
}
break; break;
case AMDGPU_PP_SENSOR_VDDGFX: case AMDGPU_PP_SENSOR_VDDGFX:
val_vid = (RREG32_SOC15(SMUIO, 0, mmSMUSVI0_PLANE0_CURRENTVID) & val_vid = (RREG32_SOC15(SMUIO, 0, mmSMUSVI0_PLANE0_CURRENTVID) &
......
...@@ -1113,8 +1113,7 @@ static uint32_t vega12_dpm_get_mclk(struct pp_hwmgr *hwmgr, bool low) ...@@ -1113,8 +1113,7 @@ static uint32_t vega12_dpm_get_mclk(struct pp_hwmgr *hwmgr, bool low)
return (mem_clk * 100); return (mem_clk * 100);
} }
static int vega12_get_gpu_power(struct pp_hwmgr *hwmgr, static int vega12_get_gpu_power(struct pp_hwmgr *hwmgr, uint32_t *query)
struct pp_gpu_power *query)
{ {
#if 0 #if 0
uint32_t value; uint32_t value;
...@@ -1126,7 +1125,7 @@ static int vega12_get_gpu_power(struct pp_hwmgr *hwmgr, ...@@ -1126,7 +1125,7 @@ static int vega12_get_gpu_power(struct pp_hwmgr *hwmgr,
vega12_read_arg_from_smc(hwmgr, &value); vega12_read_arg_from_smc(hwmgr, &value);
/* power value is an integer */ /* power value is an integer */
query->average_gpu_power = value << 8; *query = value << 8;
#endif #endif
return 0; return 0;
} }
...@@ -1235,12 +1234,8 @@ static int vega12_read_sensor(struct pp_hwmgr *hwmgr, int idx, ...@@ -1235,12 +1234,8 @@ static int vega12_read_sensor(struct pp_hwmgr *hwmgr, int idx,
*size = 4; *size = 4;
break; break;
case AMDGPU_PP_SENSOR_GPU_POWER: case AMDGPU_PP_SENSOR_GPU_POWER:
if (*size < sizeof(struct pp_gpu_power)) ret = vega12_get_gpu_power(hwmgr, (uint32_t *)value);
ret = -EINVAL;
else {
*size = sizeof(struct pp_gpu_power);
ret = vega12_get_gpu_power(hwmgr, (struct pp_gpu_power *)value);
}
break; break;
default: default:
ret = -EINVAL; ret = -EINVAL;
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment