Commit 6b2777ff authored by Krzysztof Kozlowski's avatar Krzysztof Kozlowski Committed by Bjorn Andersson

arm64: dts: qcom: sm8450-hdk: align WCD9385 reset pin with downstream config

Downstream DTS uses 16 mA drive strength for the WCD9385 audio codec
RESET_N reset pin.  It also pulls the pin down in shutdown mode, thus it
is more like a shutdown pin, not a reset.  Use the same settings here
for HDK8450 and keep the WCD9385 by default in powered off (so pin as
low).  Align the name of pin configuration node with other pins in the
DTS.
Signed-off-by: default avatarKrzysztof Kozlowski <krzysztof.kozlowski@linaro.org>
Reviewed-by: default avatarKonrad Dybcio <konrad.dybcio@linaro.org>
Signed-off-by: default avatarBjorn Andersson <andersson@kernel.org>
Link: https://lore.kernel.org/r/20230308183317.559253-2-krzysztof.kozlowski@linaro.org
parent f0d0966f
...@@ -810,9 +810,11 @@ spkr_2_sd_n_active: spkr-2-sd-n-active-state { ...@@ -810,9 +810,11 @@ spkr_2_sd_n_active: spkr-2-sd-n-active-state {
output-low; output-low;
}; };
wcd_default: wcd-default-state { wcd_default: wcd-reset-n-active-state {
pins = "gpio43"; pins = "gpio43";
function = "gpio"; function = "gpio";
drive-strength = <16>;
bias-disable; bias-disable;
output-low;
}; };
}; };
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment