Commit 977b3167 authored by Suman Anna's avatar Suman Anna Committed by Rob Herring

dt-bindings: irqchip: Update pruss-intc binding for K3 AM64x SoCs

The K3 AM64x SoCs also have a ICSSG IP that is similar to existing K3
AM65x and J721E SoCs. The ICSSG interrupt controller is identical to
that of the INTC on J721E SoCs, and supports 20 host interrupts and
160 input events from various SoC interrupt sources. All the 8 output
host interrupts are routed to multiple entities though. Update the
PRUSS interrupt controller binding with this information, though the
same K3 compatible shall be used for the ICSSG INTC on AM64x SoCs.
Signed-off-by: default avatarSuman Anna <s-anna@ti.com>
Link: https://lore.kernel.org/r/20210623170630.1430-1-s-anna@ti.comSigned-off-by: default avatarRob Herring <robh@kernel.org>
parent fac4e24d
...@@ -46,7 +46,7 @@ properties: ...@@ -46,7 +46,7 @@ properties:
AM437x family of SoCs, AM437x family of SoCs,
AM57xx family of SoCs AM57xx family of SoCs
66AK2G family of SoCs 66AK2G family of SoCs
Use "ti,icssg-intc" for K3 AM65x & J721E family of SoCs Use "ti,icssg-intc" for K3 AM65x, J721E and AM64x family of SoCs
reg: reg:
maxItems: 1 maxItems: 1
...@@ -95,6 +95,8 @@ properties: ...@@ -95,6 +95,8 @@ properties:
- AM65x and J721E SoCs have "host_intr5", "host_intr6" and - AM65x and J721E SoCs have "host_intr5", "host_intr6" and
"host_intr7" interrupts connected to MPU, and other ICSSG "host_intr7" interrupts connected to MPU, and other ICSSG
instances. instances.
- AM64x SoCs have all the 8 host interrupts connected to various
other SoC entities
required: required:
- compatible - compatible
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment