Skip to content
Projects
Groups
Snippets
Help
Loading...
Help
Support
Keyboard shortcuts
?
Submit feedback
Contribute to GitLab
Sign in / Register
Toggle navigation
L
linux
Project overview
Project overview
Details
Activity
Releases
Repository
Repository
Files
Commits
Branches
Tags
Contributors
Graph
Compare
Issues
0
Issues
0
List
Boards
Labels
Milestones
Merge Requests
0
Merge Requests
0
Analytics
Analytics
Repository
Value Stream
Wiki
Wiki
Snippets
Snippets
Members
Members
Collapse sidebar
Close sidebar
Activity
Graph
Create a new issue
Commits
Issue Boards
Open sidebar
Kirill Smelkov
linux
Commits
bbad8123
Commit
bbad8123
authored
Feb 15, 2006
by
Ralf Baechle
Browse files
Options
Browse Files
Download
Email Patches
Plain Diff
[MIPS] MIPS64 R2 optimizations for 64-bit endianess swapping.
Signed-off-by:
Ralf Baechle
<
ralf@linux-mips.org
>
parent
e87dddeb
Changes
1
Hide whitespace changes
Inline
Side-by-side
Showing
1 changed file
with
18 additions
and
0 deletions
+18
-0
include/asm-mips/byteorder.h
include/asm-mips/byteorder.h
+18
-0
No files found.
include/asm-mips/byteorder.h
View file @
bbad8123
...
@@ -39,6 +39,24 @@ static __inline__ __attribute_const__ __u32 ___arch__swab32(__u32 x)
...
@@ -39,6 +39,24 @@ static __inline__ __attribute_const__ __u32 ___arch__swab32(__u32 x)
}
}
#define __arch__swab32(x) ___arch__swab32(x)
#define __arch__swab32(x) ___arch__swab32(x)
#ifdef CONFIG_CPU_MIPS64_R2
static
__inline__
__attribute_const__
__u64
___arch__swab64
(
__u64
x
)
{
__asm__
(
" dsbh %0, %1
\n
"
" dshd %0, %0
\n
"
" drotr %0, %0, 32
\n
"
:
"=r"
(
x
)
:
"r"
(
x
));
return
x
;
}
#define __arch__swab64(x) ___arch__swab64(x)
#endif
/* CONFIG_CPU_MIPS64_R2 */
#endif
/* CONFIG_CPU_MIPSR2 */
#endif
/* CONFIG_CPU_MIPSR2 */
#if !defined(__STRICT_ANSI__) || defined(__KERNEL__)
#if !defined(__STRICT_ANSI__) || defined(__KERNEL__)
...
...
Write
Preview
Markdown
is supported
0%
Try again
or
attach a new file
Attach a file
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Cancel
Please
register
or
sign in
to comment