Commit d983cfb9 authored by David Gibson's avatar David Gibson Committed by Linus Torvalds

[PATCH] ppc64: bolted SLB entry for iSeries

Tested, at least basically, on Power4 iSeries with shared processors, on
Power4 pSeries and RS64 (non-SLB) iSeries machines.

On pSeries SLB machines we "bolt" an SLB entry for the first segment of the
vmalloc() area into the SLB, to reduce the SLB miss rate.  This caused
problems, so was disabled, on iSeries because the bolted entry was not
restored properly on shared processor switch.  This patch adds information
about the bolted vmalloc segment to the lpar map, which should be restored
on shared processor switch.
Signed-off-by: default avatarAndrew Morton <akpm@osdl.org>
Signed-off-by: default avatarLinus Torvalds <torvalds@osdl.org>
parent 9024871d
...@@ -580,7 +580,7 @@ __end_systemcfg: ...@@ -580,7 +580,7 @@ __end_systemcfg:
* VSID generation algorithm. See include/asm/mmu_context.h. * VSID generation algorithm. See include/asm/mmu_context.h.
*/ */
.llong 1 /* # ESIDs to be mapped by hypervisor */ .llong 2 /* # ESIDs to be mapped by hypervisor */
.llong 1 /* # memory ranges to be mapped by hypervisor */ .llong 1 /* # memory ranges to be mapped by hypervisor */
.llong STAB0_PAGE /* Page # of segment table within load area */ .llong STAB0_PAGE /* Page # of segment table within load area */
.llong 0 /* Reserved */ .llong 0 /* Reserved */
...@@ -588,8 +588,12 @@ __end_systemcfg: ...@@ -588,8 +588,12 @@ __end_systemcfg:
.llong 0 /* Reserved */ .llong 0 /* Reserved */
.llong 0 /* Reserved */ .llong 0 /* Reserved */
.llong 0 /* Reserved */ .llong 0 /* Reserved */
.llong 0x0c00000000 /* ESID to map (Kernel at EA = 0xC000000000000000) */ .llong 0xc00000000 /* KERNELBASE ESID */
.llong 0x06a99b4b14 /* VSID to map (Kernel at VA = 0x6a99b4b140000000) */ .llong 0x6a99b4b14 /* KERNELBASE VSID */
/* We have to list the bolted VMALLOC segment here, too, so that it
* will be restored on shared processor switch */
.llong 0xd00000000 /* VMALLOCBASE ESID */
.llong 0x08d12e6ab /* VMALLOCBASE VSID */
.llong 8192 /* # pages to map (32 MB) */ .llong 8192 /* # pages to map (32 MB) */
.llong 0 /* Offset from start of loadarea to start of map */ .llong 0 /* Offset from start of loadarea to start of map */
.llong 0x0006a99b4b140000 /* VPN of first page to map */ .llong 0x0006a99b4b140000 /* VPN of first page to map */
......
...@@ -36,7 +36,6 @@ static inline void create_slbe(unsigned long ea, unsigned long vsid, ...@@ -36,7 +36,6 @@ static inline void create_slbe(unsigned long ea, unsigned long vsid,
static void slb_add_bolted(void) static void slb_add_bolted(void)
{ {
#ifndef CONFIG_PPC_ISERIES
WARN_ON(!irqs_disabled()); WARN_ON(!irqs_disabled());
/* If you change this make sure you change SLB_NUM_BOLTED /* If you change this make sure you change SLB_NUM_BOLTED
...@@ -49,7 +48,6 @@ static void slb_add_bolted(void) ...@@ -49,7 +48,6 @@ static void slb_add_bolted(void)
SLB_VSID_KERNEL, 1); SLB_VSID_KERNEL, 1);
asm volatile("isync":::"memory"); asm volatile("isync":::"memory");
#endif
} }
/* Flush all user entries from the segment table of the current processor. */ /* Flush all user entries from the segment table of the current processor. */
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment