Commit e608b53e authored by Vineet Gupta's avatar Vineet Gupta

ARC: clocksource: DT based probe

- Remove explicit clocksource setup and let it be done by OF framework
  by defining CLOCKSOURCE_OF_DECLARE() for various timers

- This allows multiple clocksources to be potentially registered
  simultaneouly: previously we could only do one - as all of them had
  same arc_counter_setup() routine for registration

- Setup routines also ensure that the underlying timer actually exists.

- Remove some of the panic() calls if underlying timer is NOT detected as
  fallback clocksource might still be available
  1. If GRFC doesn't exist, jiffies clocksource gets registered anyways
  2. if RTC doesn't exist, TIMER1 can take over (as it is always
     present)

Cc: Daniel Lezcano <daniel.lezcano@linaro.org>
Signed-off-by: default avatarVineet Gupta <vgupta@synopsys.com>
parent 77c8d0d6
...@@ -116,15 +116,13 @@ static void mcip_probe_n_setup(void) ...@@ -116,15 +116,13 @@ static void mcip_probe_n_setup(void)
IS_AVAIL1(mp.dbg, "DEBUG "), IS_AVAIL1(mp.dbg, "DEBUG "),
IS_AVAIL1(mp.gfrc, "GFRC")); IS_AVAIL1(mp.gfrc, "GFRC"));
cpuinfo_arc700[0].extn.gfrc = mp.gfrc;
idu_detected = mp.idu; idu_detected = mp.idu;
if (mp.dbg) { if (mp.dbg) {
__mcip_cmd_data(CMD_DEBUG_SET_SELECT, 0, 0xf); __mcip_cmd_data(CMD_DEBUG_SET_SELECT, 0, 0xf);
__mcip_cmd_data(CMD_DEBUG_SET_MASK, 0xf, 0xf); __mcip_cmd_data(CMD_DEBUG_SET_MASK, 0xf, 0xf);
} }
if (IS_ENABLED(CONFIG_ARC_HAS_GFRC) && !mp.gfrc)
panic("kernel trying to use non-existent GFRC\n");
} }
struct plat_smp_ops plat_smp_ops = { struct plat_smp_ops plat_smp_ops = {
......
...@@ -313,9 +313,6 @@ static void arc_chk_core_config(void) ...@@ -313,9 +313,6 @@ static void arc_chk_core_config(void)
if (!cpu->extn.timer1) if (!cpu->extn.timer1)
panic("Timer1 is not present!\n"); panic("Timer1 is not present!\n");
if (IS_ENABLED(CONFIG_ARC_HAS_RTC) && !cpu->extn.rtc)
panic("RTC is not present\n");
#ifdef CONFIG_ARC_HAS_DCCM #ifdef CONFIG_ARC_HAS_DCCM
/* /*
* DCCM can be arbit placed in hardware. * DCCM can be arbit placed in hardware.
......
...@@ -83,12 +83,7 @@ static int noinline arc_get_timer_clk(struct device_node *node) ...@@ -83,12 +83,7 @@ static int noinline arc_get_timer_clk(struct device_node *node)
#ifdef CONFIG_ARC_HAS_GFRC #ifdef CONFIG_ARC_HAS_GFRC
static int arc_counter_setup(void) static cycle_t arc_read_gfrc(struct clocksource *cs)
{
return 1;
}
static cycle_t arc_counter_read(struct clocksource *cs)
{ {
unsigned long flags; unsigned long flags;
union { union {
...@@ -113,15 +108,31 @@ static cycle_t arc_counter_read(struct clocksource *cs) ...@@ -113,15 +108,31 @@ static cycle_t arc_counter_read(struct clocksource *cs)
return stamp.full; return stamp.full;
} }
static struct clocksource arc_counter = { static struct clocksource arc_counter_gfrc = {
.name = "ARConnect GFRC", .name = "ARConnect GFRC",
.rating = 400, .rating = 400,
.read = arc_counter_read, .read = arc_read_gfrc,
.mask = CLOCKSOURCE_MASK(64), .mask = CLOCKSOURCE_MASK(64),
.flags = CLOCK_SOURCE_IS_CONTINUOUS, .flags = CLOCK_SOURCE_IS_CONTINUOUS,
}; };
#else static void __init arc_cs_setup_gfrc(struct device_node *node)
{
int exists = cpuinfo_arc700[0].extn.gfrc;
int ret;
if (WARN(!exists, "Global-64-bit-Ctr clocksource not detected"))
return;
ret = arc_get_timer_clk(node);
if (ret)
return;
clocksource_register_hz(&arc_counter_gfrc, arc_timer_freq);
}
CLOCKSOURCE_OF_DECLARE(arc_gfrc, "snps,archs-timer-gfrc", arc_cs_setup_gfrc);
#endif
#ifdef CONFIG_ARC_HAS_RTC #ifdef CONFIG_ARC_HAS_RTC
...@@ -129,15 +140,7 @@ static struct clocksource arc_counter = { ...@@ -129,15 +140,7 @@ static struct clocksource arc_counter = {
#define AUX_RTC_LOW 0x104 #define AUX_RTC_LOW 0x104
#define AUX_RTC_HIGH 0x105 #define AUX_RTC_HIGH 0x105
int arc_counter_setup(void) static cycle_t arc_read_rtc(struct clocksource *cs)
{
write_aux_reg(AUX_RTC_CTRL, 1);
/* Not usable in SMP */
return !IS_ENABLED(CONFIG_SMP);
}
static cycle_t arc_counter_read(struct clocksource *cs)
{ {
unsigned long status; unsigned long status;
union { union {
...@@ -161,44 +164,73 @@ static cycle_t arc_counter_read(struct clocksource *cs) ...@@ -161,44 +164,73 @@ static cycle_t arc_counter_read(struct clocksource *cs)
return stamp.full; return stamp.full;
} }
static struct clocksource arc_counter = { static struct clocksource arc_counter_rtc = {
.name = "ARCv2 RTC", .name = "ARCv2 RTC",
.rating = 350, .rating = 350,
.read = arc_counter_read, .read = arc_read_rtc,
.mask = CLOCKSOURCE_MASK(64), .mask = CLOCKSOURCE_MASK(64),
.flags = CLOCK_SOURCE_IS_CONTINUOUS, .flags = CLOCK_SOURCE_IS_CONTINUOUS,
}; };
#else /* !CONFIG_ARC_HAS_RTC */ static void __init arc_cs_setup_rtc(struct device_node *node)
/*
* set 32bit TIMER1 to keep counting monotonically and wraparound
*/
int arc_counter_setup(void)
{ {
write_aux_reg(ARC_REG_TIMER1_LIMIT, ARC_TIMER_MAX); int exists = cpuinfo_arc700[smp_processor_id()].extn.rtc;
write_aux_reg(ARC_REG_TIMER1_CNT, 0); int ret;
write_aux_reg(ARC_REG_TIMER1_CTRL, TIMER_CTRL_NH);
if (WARN(!exists, "Local-64-bit-Ctr clocksource not detected"))
return;
/* Local to CPU hence not usable in SMP */
if (WARN(IS_ENABLED(CONFIG_SMP), "Local-64-bit-Ctr not usable in SMP"))
return;
ret = arc_get_timer_clk(node);
if (ret)
return;
/* Not usable in SMP */ write_aux_reg(AUX_RTC_CTRL, 1);
return !IS_ENABLED(CONFIG_SMP);
clocksource_register_hz(&arc_counter_rtc, arc_timer_freq);
} }
CLOCKSOURCE_OF_DECLARE(arc_rtc, "snps,archs-timer-rtc", arc_cs_setup_rtc);
#endif
static cycle_t arc_counter_read(struct clocksource *cs) /*
* 32bit TIMER1 to keep counting monotonically and wraparound
*/
static cycle_t arc_read_timer1(struct clocksource *cs)
{ {
return (cycle_t) read_aux_reg(ARC_REG_TIMER1_CNT); return (cycle_t) read_aux_reg(ARC_REG_TIMER1_CNT);
} }
static struct clocksource arc_counter = { static struct clocksource arc_counter_timer1 = {
.name = "ARC Timer1", .name = "ARC Timer1",
.rating = 300, .rating = 300,
.read = arc_counter_read, .read = arc_read_timer1,
.mask = CLOCKSOURCE_MASK(32), .mask = CLOCKSOURCE_MASK(32),
.flags = CLOCK_SOURCE_IS_CONTINUOUS, .flags = CLOCK_SOURCE_IS_CONTINUOUS,
}; };
#endif static void __init arc_cs_setup_timer1(struct device_node *node)
#endif {
int ret;
/* Local to CPU hence not usable in SMP */
if (IS_ENABLED(CONFIG_SMP))
return;
ret = arc_get_timer_clk(node);
if (ret)
return;
write_aux_reg(ARC_REG_TIMER1_LIMIT, ARC_TIMER_MAX);
write_aux_reg(ARC_REG_TIMER1_CNT, 0);
write_aux_reg(ARC_REG_TIMER1_CTRL, TIMER_CTRL_NH);
clocksource_register_hz(&arc_counter_timer1, arc_timer_freq);
}
/********** Clock Event Device *********/ /********** Clock Event Device *********/
...@@ -320,29 +352,25 @@ static void __init arc_clockevent_setup(struct device_node *node) ...@@ -320,29 +352,25 @@ static void __init arc_clockevent_setup(struct device_node *node)
enable_percpu_irq(arc_timer_irq, 0); enable_percpu_irq(arc_timer_irq, 0);
} }
CLOCKSOURCE_OF_DECLARE(arc_clkevt, "snps,arc-timer", arc_clockevent_setup);
static void __init arc_of_timer_init(struct device_node *np)
{
static int init_count = 0;
if (!init_count) {
init_count = 1;
arc_clockevent_setup(np);
} else {
arc_cs_setup_timer1(np);
}
}
CLOCKSOURCE_OF_DECLARE(arc_clkevt, "snps,arc-timer", arc_of_timer_init);
/* /*
* Called from start_kernel() - boot CPU only * Called from start_kernel() - boot CPU only
*
* -Sets up h/w timers as applicable on boot cpu
* -Also sets up any global state needed for timer subsystem:
* - for "counting" timer, registers a clocksource, usable across CPUs
* (provided that underlying counter h/w is synchronized across cores)
*/ */
void __init time_init(void) void __init time_init(void)
{ {
of_clk_init(NULL); of_clk_init(NULL);
clocksource_probe(); clocksource_probe();
/*
* sets up the timekeeping free-flowing counter which also returns
* whether the counter is usable as clocksource
*/
if (arc_counter_setup())
/*
* CLK upto 4.29 GHz can be safely represented in 32 bits
* because Max 32 bit number is 4,294,967,295
*/
clocksource_register_hz(&arc_counter, arc_timer_freq);
} }
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment