Skip to content
Projects
Groups
Snippets
Help
Loading...
Help
Support
Keyboard shortcuts
?
Submit feedback
Contribute to GitLab
Sign in / Register
Toggle navigation
L
linux
Project overview
Project overview
Details
Activity
Releases
Repository
Repository
Files
Commits
Branches
Tags
Contributors
Graph
Compare
Issues
0
Issues
0
List
Boards
Labels
Milestones
Merge Requests
0
Merge Requests
0
Analytics
Analytics
Repository
Value Stream
Wiki
Wiki
Snippets
Snippets
Members
Members
Collapse sidebar
Close sidebar
Activity
Graph
Create a new issue
Commits
Issue Boards
Open sidebar
Kirill Smelkov
linux
Commits
ef71cd43
Commit
ef71cd43
authored
Aug 23, 2003
by
David S. Miller
Browse files
Options
Browse Files
Download
Email Patches
Plain Diff
[TG3]: Differentiate between TSO capable and TSO enabled.
parent
3f688f5d
Changes
2
Hide whitespace changes
Inline
Side-by-side
Showing
2 changed files
with
12 additions
and
15 deletions
+12
-15
drivers/net/tg3.c
drivers/net/tg3.c
+11
-15
drivers/net/tg3.h
drivers/net/tg3.h
+1
-0
No files found.
drivers/net/tg3.c
View file @
ef71cd43
...
@@ -4674,7 +4674,7 @@ static int tg3_reset_hw(struct tg3 *tp)
...
@@ -4674,7 +4674,7 @@ static int tg3_reset_hw(struct tg3 *tp)
tw32
(
BUFMGR_DMA_DESC_POOL_SIZE
,
NIC_SRAM_DMA_DESC_POOL_SIZE
);
tw32
(
BUFMGR_DMA_DESC_POOL_SIZE
,
NIC_SRAM_DMA_DESC_POOL_SIZE
);
}
}
#if TG3_DO_TSO != 0
#if TG3_DO_TSO != 0
else
if
(
tp
->
dev
->
features
&
NETIF_F_TSO
)
{
else
if
(
tp
->
tg3_flags2
&
TG3_FLG2_TSO_CAPABLE
)
{
int
fw_len
;
int
fw_len
;
fw_len
=
(
TG3_TSO5_FW_TEXT_LEN
+
fw_len
=
(
TG3_TSO5_FW_TEXT_LEN
+
...
@@ -4891,13 +4891,10 @@ static int tg3_reset_hw(struct tg3 *tp)
...
@@ -4891,13 +4891,10 @@ static int tg3_reset_hw(struct tg3 *tp)
rdmac_mode
|=
RDMAC_MODE_SPLIT_ENABLE
;
rdmac_mode
|=
RDMAC_MODE_SPLIT_ENABLE
;
if
(
GET_ASIC_REV
(
tp
->
pci_chip_rev_id
)
==
ASIC_REV_5705
)
{
if
(
GET_ASIC_REV
(
tp
->
pci_chip_rev_id
)
==
ASIC_REV_5705
)
{
if
(
tp
->
pci_chip_rev_id
!=
CHIPREV_ID_5705_A0
)
{
if
(
tp
->
pci_chip_rev_id
!=
CHIPREV_ID_5705_A0
)
{
#if TG3_DO_TSO != 0
if
(
tp
->
tg3_flags2
&
TG3_FLG2_TSO_CAPABLE
)
{
if
(
tp
->
dev
->
features
&
NETIF_F_TSO
)
{
rdmac_mode
|=
RDMAC_MODE_FIFO_SIZE_128
;
rdmac_mode
|=
RDMAC_MODE_FIFO_SIZE_128
;
}
else
}
else
if
(
!
(
tr32
(
TG3PCI_PCISTATE
)
&
PCISTATE_BUS_SPEED_HIGH
)
&&
#endif
!
(
tp
->
tg3_flags2
&
TG3_FLG2_IS_5788
))
{
if
(
!
(
tr32
(
TG3PCI_PCISTATE
)
&
PCISTATE_BUS_SPEED_HIGH
)
&&
!
(
tp
->
tg3_flags2
&
TG3_FLG2_IS_5788
))
{
rdmac_mode
|=
RDMAC_MODE_FIFO_LONG_BURST
;
rdmac_mode
|=
RDMAC_MODE_FIFO_LONG_BURST
;
}
}
}
}
...
@@ -4905,7 +4902,7 @@ static int tg3_reset_hw(struct tg3 *tp)
...
@@ -4905,7 +4902,7 @@ static int tg3_reset_hw(struct tg3 *tp)
/* Receive/send statistics. */
/* Receive/send statistics. */
if
((
rdmac_mode
&
RDMAC_MODE_FIFO_SIZE_128
)
&&
if
((
rdmac_mode
&
RDMAC_MODE_FIFO_SIZE_128
)
&&
(
tp
->
dev
->
features
&
NETIF_F_TSO
))
{
(
tp
->
tg3_flags2
&
TG3_FLG2_TSO_CAPABLE
))
{
val
=
tr32
(
RCVLPC_STATS_ENABLE
);
val
=
tr32
(
RCVLPC_STATS_ENABLE
);
val
&=
~
RCVLPC_STATSENAB_LNGBRST_RFIX
;
val
&=
~
RCVLPC_STATSENAB_LNGBRST_RFIX
;
tw32
(
RCVLPC_STATS_ENABLE
,
val
);
tw32
(
RCVLPC_STATS_ENABLE
,
val
);
...
@@ -5038,7 +5035,7 @@ static int tg3_reset_hw(struct tg3 *tp)
...
@@ -5038,7 +5035,7 @@ static int tg3_reset_hw(struct tg3 *tp)
}
}
#if TG3_DO_TSO != 0
#if TG3_DO_TSO != 0
if
(
tp
->
dev
->
features
&
NETIF_F_TSO
)
{
if
(
tp
->
tg3_flags2
&
TG3_FLG2_TSO_CAPABLE
)
{
err
=
tg3_load_tso_firmware
(
tp
);
err
=
tg3_load_tso_firmware
(
tp
);
if
(
err
)
if
(
err
)
return
err
;
return
err
;
...
@@ -7665,17 +7662,16 @@ static int __devinit tg3_init_one(struct pci_dev *pdev,
...
@@ -7665,17 +7662,16 @@ static int __devinit tg3_init_one(struct pci_dev *pdev,
tp
->
pci_chip_rev_id
==
CHIPREV_ID_5705_A0
||
tp
->
pci_chip_rev_id
==
CHIPREV_ID_5705_A0
||
(
tp
->
tg3_flags
&
TG3_FLAG_ENABLE_ASF
)
!=
0
||
(
tp
->
tg3_flags
&
TG3_FLAG_ENABLE_ASF
)
!=
0
||
(
tp
->
tg3_flags2
&
TG3_FLG2_IS_5788
))
{
(
tp
->
tg3_flags2
&
TG3_FLG2_IS_5788
))
{
/* Not TSO capable. */
tp
->
tg3_flags2
&=
~
TG3_FLG2_TSO_CAPABLE
;
dev
->
features
&=
~
NETIF_F_TSO
;
}
else
{
}
else
{
dev
->
features
|=
NETIF_F_TSO
;
tp
->
tg3_flags2
|=
TG3_FLG2_TSO_CAPABLE
;
}
}
if
(
tp
->
tg3_flags2
&
TG3_FLG2_TSO_CAPABLE
)
dev
->
features
|=
NETIF_F_TSO
;
#endif
#endif
if
(
tp
->
pci_chip_rev_id
==
CHIPREV_ID_5705_A1
&&
if
(
tp
->
pci_chip_rev_id
==
CHIPREV_ID_5705_A1
&&
#if TG3_DO_TSO != 0
!
(
tp
->
tg3_flags2
&
TG3_FLG2_TSO_CAPABLE
)
&&
!
(
dev
->
features
&
NETIF_F_TSO
)
&&
#endif
!
(
tr32
(
TG3PCI_PCISTATE
)
&
PCISTATE_BUS_SPEED_HIGH
))
{
!
(
tr32
(
TG3PCI_PCISTATE
)
&
PCISTATE_BUS_SPEED_HIGH
))
{
tp
->
tg3_flags2
|=
TG3_FLG2_MAX_RXPEND_64
;
tp
->
tg3_flags2
|=
TG3_FLG2_MAX_RXPEND_64
;
tp
->
rx_pending
=
64
;
tp
->
rx_pending
=
64
;
...
...
drivers/net/tg3.h
View file @
ef71cd43
...
@@ -1919,6 +1919,7 @@ struct tg3 {
...
@@ -1919,6 +1919,7 @@ struct tg3 {
#define TG3_FLG2_NO_ETH_WIRE_SPEED 0x00000004
#define TG3_FLG2_NO_ETH_WIRE_SPEED 0x00000004
#define TG3_FLG2_IS_5788 0x00000008
#define TG3_FLG2_IS_5788 0x00000008
#define TG3_FLG2_MAX_RXPEND_64 0x00000010
#define TG3_FLG2_MAX_RXPEND_64 0x00000010
#define TG3_FLG2_TSO_CAPABLE 0x00000020
u32
split_mode_max_reqs
;
u32
split_mode_max_reqs
;
#define SPLIT_MODE_5704_MAX_REQ 3
#define SPLIT_MODE_5704_MAX_REQ 3
...
...
Write
Preview
Markdown
is supported
0%
Try again
or
attach a new file
Attach a file
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Cancel
Please
register
or
sign in
to comment