Commit f77f13e2 authored by Gilles Espinasse's avatar Gilles Espinasse Committed by Jiri Kosina

Fix comment and Kconfig typos for 'require' and 'fragment'

Signed-off-by: default avatarGilles Espinasse <g.esp@free.fr>
Signed-off-by: default avatarJiri Kosina <jkosina@suse.cz>
parent 5239c4ff
...@@ -11,7 +11,7 @@ ...@@ -11,7 +11,7 @@
control how the core is synthesized. Historically, the EDK tool would control how the core is synthesized. Historically, the EDK tool would
extract the device parameters relevant to device drivers and copy them extract the device parameters relevant to device drivers and copy them
into an 'xparameters.h' in the form of #define symbols. This tells the into an 'xparameters.h' in the form of #define symbols. This tells the
device drivers how the IP cores are configured, but it requres the kernel device drivers how the IP cores are configured, but it requires the kernel
to be recompiled every time the FPGA bitstream is resynthesized. to be recompiled every time the FPGA bitstream is resynthesized.
The new approach is to export the parameters into the device tree and The new approach is to export the parameters into the device tree and
......
...@@ -254,7 +254,7 @@ void __init init_bcm1480_irqs(void) ...@@ -254,7 +254,7 @@ void __init init_bcm1480_irqs(void)
* On the second cpu, everything is set to IP5, which is * On the second cpu, everything is set to IP5, which is
* ignored, EXCEPT the mailbox interrupt. That one is * ignored, EXCEPT the mailbox interrupt. That one is
* set to IP[2] so it is handled. This is needed so we * set to IP[2] so it is handled. This is needed so we
* can do cross-cpu function calls, as requred by SMP * can do cross-cpu function calls, as required by SMP
*/ */
#define IMR_IP2_VAL K_BCM1480_INT_MAP_I0 #define IMR_IP2_VAL K_BCM1480_INT_MAP_I0
......
...@@ -237,7 +237,7 @@ void __init init_sb1250_irqs(void) ...@@ -237,7 +237,7 @@ void __init init_sb1250_irqs(void)
* On the second cpu, everything is set to IP5, which is * On the second cpu, everything is set to IP5, which is
* ignored, EXCEPT the mailbox interrupt. That one is * ignored, EXCEPT the mailbox interrupt. That one is
* set to IP[2] so it is handled. This is needed so we * set to IP[2] so it is handled. This is needed so we
* can do cross-cpu function calls, as requred by SMP * can do cross-cpu function calls, as required by SMP
*/ */
#define IMR_IP2_VAL K_INT_MAP_I0 #define IMR_IP2_VAL K_INT_MAP_I0
......
...@@ -28,7 +28,7 @@ config CRYPTO_FIPS ...@@ -28,7 +28,7 @@ config CRYPTO_FIPS
This options enables the fips boot option which is This options enables the fips boot option which is
required if you want to system to operate in a FIPS 200 required if you want to system to operate in a FIPS 200
certification. You should say no unless you know what certification. You should say no unless you know what
this is. Note that CRYPTO_ANSI_CPRNG is requred if this this is. Note that CRYPTO_ANSI_CPRNG is required if this
option is selected option is selected
config CRYPTO_ALGAPI config CRYPTO_ALGAPI
......
...@@ -904,9 +904,9 @@ intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc, ...@@ -904,9 +904,9 @@ intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
memset(best_clock, 0, sizeof(*best_clock)); memset(best_clock, 0, sizeof(*best_clock));
max_n = limit->n.max; max_n = limit->n.max;
/* based on hardware requriment prefer smaller n to precision */ /* based on hardware requirement, prefer smaller n to precision */
for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) { for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
/* based on hardware requirment prefere larger m1,m2 */ /* based on hardware requirement, prefere larger m1,m2 */
for (clock.m1 = limit->m1.max; for (clock.m1 = limit->m1.max;
clock.m1 >= limit->m1.min; clock.m1--) { clock.m1 >= limit->m1.min; clock.m1--) {
for (clock.m2 = limit->m2.max; for (clock.m2 = limit->m2.max;
......
...@@ -3780,7 +3780,7 @@ typedef struct _ATOM_ASIC_SS_ASSIGNMENT ...@@ -3780,7 +3780,7 @@ typedef struct _ATOM_ASIC_SS_ASSIGNMENT
UCHAR ucReserved[2]; UCHAR ucReserved[2];
}ATOM_ASIC_SS_ASSIGNMENT; }ATOM_ASIC_SS_ASSIGNMENT;
//Define ucClockIndication, SW uses the IDs below to search if the SS is requried/enabled on a clock branch/signal type. //Define ucClockIndication, SW uses the IDs below to search if the SS is required/enabled on a clock branch/signal type.
//SS is not required or enabled if a match is not found. //SS is not required or enabled if a match is not found.
#define ASIC_INTERNAL_MEMORY_SS 1 #define ASIC_INTERNAL_MEMORY_SS 1
#define ASIC_INTERNAL_ENGINE_SS 2 #define ASIC_INTERNAL_ENGINE_SS 2
...@@ -5895,7 +5895,7 @@ typedef struct _ATOM_PPLIB_RS780_CLOCK_INFO ...@@ -5895,7 +5895,7 @@ typedef struct _ATOM_PPLIB_RS780_CLOCK_INFO
UCHAR ucPadding; // For proper alignment and size. UCHAR ucPadding; // For proper alignment and size.
USHORT usVDDC; // For the 780, use: None, Low, High, Variable USHORT usVDDC; // For the 780, use: None, Low, High, Variable
UCHAR ucMaxHTLinkWidth; // From SBIOS - {2, 4, 8, 16} UCHAR ucMaxHTLinkWidth; // From SBIOS - {2, 4, 8, 16}
UCHAR ucMinHTLinkWidth; // From SBIOS - {2, 4, 8, 16}. Effective only if CDLW enabled. Minimum down stream width could be bigger as display BW requriement. UCHAR ucMinHTLinkWidth; // From SBIOS - {2, 4, 8, 16}. Effective only if CDLW enabled. Minimum down stream width could be bigger as display BW requirement.
USHORT usHTLinkFreq; // See definition ATOM_PPLIB_RS780_HTLINKFREQ_xxx or in MHz(>=200). USHORT usHTLinkFreq; // See definition ATOM_PPLIB_RS780_HTLINKFREQ_xxx or in MHz(>=200).
ULONG ulFlags; ULONG ulFlags;
} ATOM_PPLIB_RS780_CLOCK_INFO; } ATOM_PPLIB_RS780_CLOCK_INFO;
......
...@@ -117,7 +117,7 @@ ...@@ -117,7 +117,7 @@
* NOTE: only one mode value must be given for every card. * NOTE: only one mode value must be given for every card.
* -> See hfc_multi.h for HFC_IO_MODE_* values * -> See hfc_multi.h for HFC_IO_MODE_* values
* By default, the IO mode is pci memory IO (MEMIO). * By default, the IO mode is pci memory IO (MEMIO).
* Some cards requre specific IO mode, so it cannot be changed. * Some cards require specific IO mode, so it cannot be changed.
* It may be usefull to set IO mode to register io (REGIO) to solve * It may be usefull to set IO mode to register io (REGIO) to solve
* PCI bridge problems. * PCI bridge problems.
* If unsure, don't give this parameter. * If unsure, don't give this parameter.
......
...@@ -683,7 +683,7 @@ struct drv_func_mb { ...@@ -683,7 +683,7 @@ struct drv_func_mb {
#define DRV_MSG_CODE_GET_MANUF_KEY 0x82000000 #define DRV_MSG_CODE_GET_MANUF_KEY 0x82000000
#define DRV_MSG_CODE_LOAD_L2B_PRAM 0x90000000 #define DRV_MSG_CODE_LOAD_L2B_PRAM 0x90000000
/* /*
* The optic module verification commands requris bootcode * The optic module verification commands require bootcode
* v5.0.6 or later * v5.0.6 or later
*/ */
#define DRV_MSG_CODE_VRFY_OPT_MDL 0xa0000000 #define DRV_MSG_CODE_VRFY_OPT_MDL 0xa0000000
......
...@@ -95,7 +95,7 @@ static inline int precise_ie(void) ...@@ -95,7 +95,7 @@ static inline int precise_ie(void)
* post_eurus_cmd helpers * post_eurus_cmd helpers
*/ */
struct eurus_cmd_arg_info { struct eurus_cmd_arg_info {
int pre_arg; /* command requres arg1, arg2 at POST COMMAND */ int pre_arg; /* command requires arg1, arg2 at POST COMMAND */
int post_arg; /* command requires arg1, arg2 at GET_RESULT */ int post_arg; /* command requires arg1, arg2 at GET_RESULT */
}; };
......
...@@ -25,19 +25,19 @@ ...@@ -25,19 +25,19 @@
* Date: May 20, 2003 * Date: May 20, 2003
* *
* Functions: * Functions:
* s_vGenerateTxParameter - Generate tx dma requried parameter. * s_vGenerateTxParameter - Generate tx dma required parameter.
* vGenerateMACHeader - Translate 802.3 to 802.11 header * vGenerateMACHeader - Translate 802.3 to 802.11 header
* cbGetFragCount - Caculate fragement number count * cbGetFragCount - Caculate fragment number count
* csBeacon_xmit - beacon tx function * csBeacon_xmit - beacon tx function
* csMgmt_xmit - management tx function * csMgmt_xmit - management tx function
* s_cbFillTxBufHead - fulfill tx dma buffer header * s_cbFillTxBufHead - fulfill tx dma buffer header
* s_uGetDataDuration - get tx data required duration * s_uGetDataDuration - get tx data required duration
* s_uFillDataHead- fulfill tx data duration header * s_uFillDataHead- fulfill tx data duration header
* s_uGetRTSCTSDuration- get rtx/cts requried duration * s_uGetRTSCTSDuration- get rtx/cts required duration
* s_uGetRTSCTSRsvTime- get rts/cts reserved time * s_uGetRTSCTSRsvTime- get rts/cts reserved time
* s_uGetTxRsvTime- get frame reserved time * s_uGetTxRsvTime- get frame reserved time
* s_vFillCTSHead- fulfill CTS ctl header * s_vFillCTSHead- fulfill CTS ctl header
* s_vFillFragParameter- Set fragement ctl parameter. * s_vFillFragParameter- Set fragment ctl parameter.
* s_vFillRTSHead- fulfill RTS ctl header * s_vFillRTSHead- fulfill RTS ctl header
* s_vFillTxKey- fulfill tx encrypt key * s_vFillTxKey- fulfill tx encrypt key
* s_vSWencryption- Software encrypt header * s_vSWencryption- Software encrypt header
...@@ -877,7 +877,7 @@ s_vFillRTSHead ( ...@@ -877,7 +877,7 @@ s_vFillRTSHead (
} }
// Note: So far RTSHead dosen't appear in ATIM & Beacom DMA, so we don't need to take them into account. // Note: So far RTSHead dosen't appear in ATIM & Beacom DMA, so we don't need to take them into account.
// Otherwise, we need to modified codes for them. // Otherwise, we need to modify codes for them.
if (byPktType == PK_TYPE_11GB || byPktType == PK_TYPE_11GA) { if (byPktType == PK_TYPE_11GB || byPktType == PK_TYPE_11GA) {
if (byFBOption == AUTO_FB_NONE) { if (byFBOption == AUTO_FB_NONE) {
PSRTS_g pBuf = (PSRTS_g)pvRTS; PSRTS_g pBuf = (PSRTS_g)pvRTS;
...@@ -1133,7 +1133,7 @@ s_vFillCTSHead ( ...@@ -1133,7 +1133,7 @@ s_vFillCTSHead (
* *
* Parameters: * Parameters:
* In: * In:
* pDevice - Pointer to adpater * pDevice - Pointer to adapter
* pTxDataHead - Transmit Data Buffer * pTxDataHead - Transmit Data Buffer
* pTxBufHead - pTxBufHead * pTxBufHead - pTxBufHead
* pvRrvTime - pvRrvTime * pvRrvTime - pvRrvTime
...@@ -2252,7 +2252,7 @@ vGenerateFIFOHeader ( ...@@ -2252,7 +2252,7 @@ vGenerateFIFOHeader (
* *
* Parameters: * Parameters:
* In: * In:
* pDevice - Pointer to adpater * pDevice - Pointer to adapter
* dwTxBufferAddr - Transmit Buffer * dwTxBufferAddr - Transmit Buffer
* pPacket - Packet from upper layer * pPacket - Packet from upper layer
* cbPacketSize - Transmit Data Length * cbPacketSize - Transmit Data Length
......
...@@ -25,17 +25,17 @@ ...@@ -25,17 +25,17 @@
* Date: May 20, 2003 * Date: May 20, 2003
* *
* Functions: * Functions:
* s_vGenerateTxParameter - Generate tx dma requried parameter. * s_vGenerateTxParameter - Generate tx dma required parameter.
* s_vGenerateMACHeader - Translate 802.3 to 802.11 header * s_vGenerateMACHeader - Translate 802.3 to 802.11 header
* csBeacon_xmit - beacon tx function * csBeacon_xmit - beacon tx function
* csMgmt_xmit - management tx function * csMgmt_xmit - management tx function
* s_uGetDataDuration - get tx data required duration * s_uGetDataDuration - get tx data required duration
* s_uFillDataHead- fulfill tx data duration header * s_uFillDataHead- fulfill tx data duration header
* s_uGetRTSCTSDuration- get rtx/cts requried duration * s_uGetRTSCTSDuration- get rtx/cts required duration
* s_uGetRTSCTSRsvTime- get rts/cts reserved time * s_uGetRTSCTSRsvTime- get rts/cts reserved time
* s_uGetTxRsvTime- get frame reserved time * s_uGetTxRsvTime- get frame reserved time
* s_vFillCTSHead- fulfill CTS ctl header * s_vFillCTSHead- fulfill CTS ctl header
* s_vFillFragParameter- Set fragement ctl parameter. * s_vFillFragParameter- Set fragment ctl parameter.
* s_vFillRTSHead- fulfill RTS ctl header * s_vFillRTSHead- fulfill RTS ctl header
* s_vFillTxKey- fulfill tx encrypt key * s_vFillTxKey- fulfill tx encrypt key
* s_vSWencryption- Software encrypt header * s_vSWencryption- Software encrypt header
......
...@@ -76,7 +76,7 @@ ...@@ -76,7 +76,7 @@
* xfers-per-ripe, blocks-per-rpipe, rpipes-per-host), at the end * xfers-per-ripe, blocks-per-rpipe, rpipes-per-host), at the end
* we are going to have to rebuild all this based on an scheduler, * we are going to have to rebuild all this based on an scheduler,
* to where we have a list of transactions to do and based on the * to where we have a list of transactions to do and based on the
* availability of the different requried components (blocks, * availability of the different required components (blocks,
* rpipes, segment slots, etc), we go scheduling them. Painful. * rpipes, segment slots, etc), we go scheduling them. Painful.
*/ */
#include <linux/init.h> #include <linux/init.h>
......
...@@ -22,7 +22,7 @@ ...@@ -22,7 +22,7 @@
* overflow. * overflow.
* Carlos Picoto : PIMv1 Support * Carlos Picoto : PIMv1 Support
* Pavlin Ivanov Radoslavov: PIMv2 Registers must checksum only PIM header * Pavlin Ivanov Radoslavov: PIMv2 Registers must checksum only PIM header
* Relax this requrement to work with older peers. * Relax this requirement to work with older peers.
* *
*/ */
......
#!/bin/sh #!/bin/sh
# #
# Output a simple RPM spec file that uses no fancy features requring # Output a simple RPM spec file that uses no fancy features requiring
# RPM v4. This is intended to work with any RPM distro. # RPM v4. This is intended to work with any RPM distro.
# #
# The only gothic bit here is redefining install_post to avoid # The only gothic bit here is redefining install_post to avoid
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment