tegra114.dtsi 21.3 KB
Newer Older
1
#include <dt-bindings/clock/tegra114-car.h>
2
#include <dt-bindings/gpio/tegra-gpio.h>
3
#include <dt-bindings/memory/tegra114-mc.h>
4
#include <dt-bindings/pinctrl/pinctrl-tegra.h>
5
#include <dt-bindings/interrupt-controller/arm-gic.h>
6

7
#include "skeleton.dtsi"
8 9 10

/ {
	compatible = "nvidia,tegra114";
11
	interrupt-parent = <&lic>;
12

13 14 15 16 17 18 19 20 21 22 23 24 25 26
	host1x@50000000 {
		compatible = "nvidia,tegra114-host1x", "simple-bus";
		reg = <0x50000000 0x00028000>;
		interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */
			     <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */
		clocks = <&tegra_car TEGRA114_CLK_HOST1X>;
		resets = <&tegra_car 28>;
		reset-names = "host1x";

		#address-cells = <1>;
		#size-cells = <1>;

		ranges = <0x54000000 0x54000000 0x01000000>;

27 28 29 30 31 32 33 34 35
		gr2d@54140000 {
			compatible = "nvidia,tegra114-gr2d", "nvidia,tegra20-gr2d";
			reg = <0x54140000 0x00040000>;
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&tegra_car TEGRA114_CLK_GR2D>;
			resets = <&tegra_car 21>;
			reset-names = "2d";
		};

36 37 38 39 40 41 42 43
		gr3d@54180000 {
			compatible = "nvidia,tegra114-gr3d", "nvidia,tegra20-gr3d";
			reg = <0x54180000 0x00040000>;
			clocks = <&tegra_car TEGRA114_CLK_GR3D>;
			resets = <&tegra_car 24>;
			reset-names = "3d";
		};

44 45 46 47 48 49 50 51 52 53
		dc@54200000 {
			compatible = "nvidia,tegra114-dc", "nvidia,tegra20-dc";
			reg = <0x54200000 0x00040000>;
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&tegra_car TEGRA114_CLK_DISP1>,
				 <&tegra_car TEGRA114_CLK_PLL_P>;
			clock-names = "dc", "parent";
			resets = <&tegra_car 27>;
			reset-names = "dc";

54 55
			iommus = <&mc TEGRA_SWGROUP_DC>;

56 57
			nvidia,head = <0>;

58 59 60 61 62 63 64 65 66 67 68 69 70 71 72
			rgb {
				status = "disabled";
			};
		};

		dc@54240000 {
			compatible = "nvidia,tegra114-dc", "nvidia,tegra20-dc";
			reg = <0x54240000 0x00040000>;
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&tegra_car TEGRA114_CLK_DISP2>,
				 <&tegra_car TEGRA114_CLK_PLL_P>;
			clock-names = "dc", "parent";
			resets = <&tegra_car 26>;
			reset-names = "dc";

73 74
			iommus = <&mc TEGRA_SWGROUP_DCB>;

75 76
			nvidia,head = <1>;

77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92
			rgb {
				status = "disabled";
			};
		};

		hdmi@54280000 {
			compatible = "nvidia,tegra114-hdmi";
			reg = <0x54280000 0x00040000>;
			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&tegra_car TEGRA114_CLK_HDMI>,
				 <&tegra_car TEGRA114_CLK_PLL_D2_OUT0>;
			clock-names = "hdmi", "parent";
			resets = <&tegra_car 51>;
			reset-names = "hdmi";
			status = "disabled";
		};
93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124

		dsi@54300000 {
			compatible = "nvidia,tegra114-dsi";
			reg = <0x54300000 0x00040000>;
			clocks = <&tegra_car TEGRA114_CLK_DSIA>,
				 <&tegra_car TEGRA114_CLK_DSIALP>,
				 <&tegra_car TEGRA114_CLK_PLL_D_OUT0>;
			clock-names = "dsi", "lp", "parent";
			resets = <&tegra_car 48>;
			reset-names = "dsi";
			nvidia,mipi-calibrate = <&mipi 0x060>; /* DSIA & DSIB pads */
			status = "disabled";

			#address-cells = <1>;
			#size-cells = <0>;
		};

		dsi@54400000 {
			compatible = "nvidia,tegra114-dsi";
			reg = <0x54400000 0x00040000>;
			clocks = <&tegra_car TEGRA114_CLK_DSIB>,
				 <&tegra_car TEGRA114_CLK_DSIBLP>,
				 <&tegra_car TEGRA114_CLK_PLL_D2_OUT0>;
			clock-names = "dsi", "lp", "parent";
			resets = <&tegra_car 82>;
			reset-names = "dsi";
			nvidia,mipi-calibrate = <&mipi 0x180>; /* DSIC & DSID pads */
			status = "disabled";

			#address-cells = <1>;
			#size-cells = <0>;
		};
125 126
	};

127
	gic: interrupt-controller@50041000 {
128 129 130 131 132 133 134
		compatible = "arm,cortex-a15-gic";
		#interrupt-cells = <3>;
		interrupt-controller;
		reg = <0x50041000 0x1000>,
		      <0x50042000 0x1000>,
		      <0x50044000 0x2000>,
		      <0x50046000 0x2000>;
135 136
		interrupts = <GIC_PPI 9
			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
137 138 139 140 141 142 143 144 145 146 147 148 149
		interrupt-parent = <&gic>;
	};

	lic: interrupt-controller@60004000 {
		compatible = "nvidia,tegra114-ictlr", "nvidia,tegra30-ictlr";
		reg = <0x60004000 0x100>,
		      <0x60004100 0x50>,
		      <0x60004200 0x50>,
		      <0x60004300 0x50>,
		      <0x60004400 0x50>;
		interrupt-controller;
		#interrupt-cells = <3>;
		interrupt-parent = <&gic>;
150 151 152 153 154
	};

	timer@60005000 {
		compatible = "nvidia,tegra114-timer", "nvidia,tegra20-timer";
		reg = <0x60005000 0x400>;
155 156 157 158 159 160
		interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
161
		clocks = <&tegra_car TEGRA114_CLK_TIMER>;
162 163
	};

164
	tegra_car: clock@60006000 {
165
		compatible = "nvidia,tegra114-car";
166 167
		reg = <0x60006000 0x1000>;
		#clock-cells = <1>;
168
		#reset-cells = <1>;
169 170
	};

171 172 173 174 175
	flow-controller@60007000 {
		compatible = "nvidia,tegra114-flowctrl";
		reg = <0x60007000 0x1000>;
	};

176
	apbdma: dma@6000a000 {
177 178
		compatible = "nvidia,tegra114-apbdma";
		reg = <0x6000a000 0x1400>;
179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210
		interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
211
		clocks = <&tegra_car TEGRA114_CLK_APBDMA>;
212 213
		resets = <&tegra_car 34>;
		reset-names = "dma";
214
		#dma-cells = <1>;
215 216
	};

217
	ahb: ahb@6000c000 {
218
		compatible = "nvidia,tegra114-ahb", "nvidia,tegra30-ahb";
219
		reg = <0x6000c000 0x150>;
220 221
	};

222
	gpio: gpio@6000d000 {
223 224
		compatible = "nvidia,tegra114-gpio", "nvidia,tegra30-gpio";
		reg = <0x6000d000 0x1000>;
225 226 227 228 229 230 231 232
		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
233 234 235 236
		#gpio-cells = <2>;
		gpio-controller;
		#interrupt-cells = <2>;
		interrupt-controller;
237
		gpio-ranges = <&pinmux 0 0 246>;
238 239
	};

240 241 242 243 244 245
	apbmisc@70000800 {
		compatible = "nvidia,tegra114-apbmisc", "nvidia,tegra20-apbmisc";
		reg = <0x70000800 0x64   /* Chip revision */
		       0x70000008 0x04>; /* Strapping options */
	};

246
	pinmux: pinmux@70000868 {
247 248 249 250 251
		compatible = "nvidia,tegra114-pinmux";
		reg = <0x70000868 0x148		/* Pad control registers */
		       0x70003000 0x40c>;	/* Mux registers */
	};

252 253 254 255 256 257 258 259 260
	/*
	 * There are two serial driver i.e. 8250 based simple serial
	 * driver and APB DMA based serial driver for higher baudrate
	 * and performace. To enable the 8250 based driver, the compatible
	 * is "nvidia,tegra114-uart", "nvidia,tegra20-uart" and to enable
	 * the APB DMA based serial driver, the comptible is
	 * "nvidia,tegra114-hsuart", "nvidia,tegra30-hsuart".
	 */
	uarta: serial@70006000 {
261 262 263
		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
		reg = <0x70006000 0x40>;
		reg-shift = <2>;
264
		interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
265
		clocks = <&tegra_car TEGRA114_CLK_UARTA>;
266 267
		resets = <&tegra_car 6>;
		reset-names = "serial";
268 269
		dmas = <&apbdma 8>, <&apbdma 8>;
		dma-names = "rx", "tx";
270
		status = "disabled";
271 272
	};

273
	uartb: serial@70006040 {
274 275 276
		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
		reg = <0x70006040 0x40>;
		reg-shift = <2>;
277
		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
278
		clocks = <&tegra_car TEGRA114_CLK_UARTB>;
279 280
		resets = <&tegra_car 7>;
		reset-names = "serial";
281 282
		dmas = <&apbdma 9>, <&apbdma 9>;
		dma-names = "rx", "tx";
283
		status = "disabled";
284 285
	};

286
	uartc: serial@70006200 {
287 288 289
		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
		reg = <0x70006200 0x100>;
		reg-shift = <2>;
290
		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
291
		clocks = <&tegra_car TEGRA114_CLK_UARTC>;
292 293
		resets = <&tegra_car 55>;
		reset-names = "serial";
294 295
		dmas = <&apbdma 10>, <&apbdma 10>;
		dma-names = "rx", "tx";
296
		status = "disabled";
297 298
	};

299
	uartd: serial@70006300 {
300 301 302
		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
		reg = <0x70006300 0x100>;
		reg-shift = <2>;
303
		interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
304
		clocks = <&tegra_car TEGRA114_CLK_UARTD>;
305 306
		resets = <&tegra_car 65>;
		reset-names = "serial";
307 308
		dmas = <&apbdma 19>, <&apbdma 19>;
		dma-names = "rx", "tx";
309
		status = "disabled";
310 311
	};

312
	pwm: pwm@7000a000 {
313 314 315
		compatible = "nvidia,tegra114-pwm", "nvidia,tegra20-pwm";
		reg = <0x7000a000 0x100>;
		#pwm-cells = <2>;
316
		clocks = <&tegra_car TEGRA114_CLK_PWM>;
317 318
		resets = <&tegra_car 17>;
		reset-names = "pwm";
319 320 321
		status = "disabled";
	};

322 323 324
	i2c@7000c000 {
		compatible = "nvidia,tegra114-i2c";
		reg = <0x7000c000 0x100>;
325
		interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
326 327
		#address-cells = <1>;
		#size-cells = <0>;
328
		clocks = <&tegra_car TEGRA114_CLK_I2C1>;
329
		clock-names = "div-clk";
330 331
		resets = <&tegra_car 12>;
		reset-names = "i2c";
332 333
		dmas = <&apbdma 21>, <&apbdma 21>;
		dma-names = "rx", "tx";
334 335 336 337 338 339
		status = "disabled";
	};

	i2c@7000c400 {
		compatible = "nvidia,tegra114-i2c";
		reg = <0x7000c400 0x100>;
340
		interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
341 342
		#address-cells = <1>;
		#size-cells = <0>;
343
		clocks = <&tegra_car TEGRA114_CLK_I2C2>;
344
		clock-names = "div-clk";
345 346
		resets = <&tegra_car 54>;
		reset-names = "i2c";
347 348
		dmas = <&apbdma 22>, <&apbdma 22>;
		dma-names = "rx", "tx";
349 350 351 352 353 354
		status = "disabled";
	};

	i2c@7000c500 {
		compatible = "nvidia,tegra114-i2c";
		reg = <0x7000c500 0x100>;
355
		interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
356 357
		#address-cells = <1>;
		#size-cells = <0>;
358
		clocks = <&tegra_car TEGRA114_CLK_I2C3>;
359
		clock-names = "div-clk";
360 361
		resets = <&tegra_car 67>;
		reset-names = "i2c";
362 363
		dmas = <&apbdma 23>, <&apbdma 23>;
		dma-names = "rx", "tx";
364 365 366 367 368 369
		status = "disabled";
	};

	i2c@7000c700 {
		compatible = "nvidia,tegra114-i2c";
		reg = <0x7000c700 0x100>;
370
		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
371 372
		#address-cells = <1>;
		#size-cells = <0>;
373
		clocks = <&tegra_car TEGRA114_CLK_I2C4>;
374
		clock-names = "div-clk";
375 376
		resets = <&tegra_car 103>;
		reset-names = "i2c";
377 378
		dmas = <&apbdma 26>, <&apbdma 26>;
		dma-names = "rx", "tx";
379 380 381 382 383 384
		status = "disabled";
	};

	i2c@7000d000 {
		compatible = "nvidia,tegra114-i2c";
		reg = <0x7000d000 0x100>;
385
		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
386 387
		#address-cells = <1>;
		#size-cells = <0>;
388
		clocks = <&tegra_car TEGRA114_CLK_I2C5>;
389
		clock-names = "div-clk";
390 391
		resets = <&tegra_car 47>;
		reset-names = "i2c";
392 393
		dmas = <&apbdma 24>, <&apbdma 24>;
		dma-names = "rx", "tx";
394 395 396
		status = "disabled";
	};

397 398 399
	spi@7000d400 {
		compatible = "nvidia,tegra114-spi";
		reg = <0x7000d400 0x200>;
400
		interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
401 402
		#address-cells = <1>;
		#size-cells = <0>;
403
		clocks = <&tegra_car TEGRA114_CLK_SBC1>;
404
		clock-names = "spi";
405 406
		resets = <&tegra_car 41>;
		reset-names = "spi";
407 408
		dmas = <&apbdma 15>, <&apbdma 15>;
		dma-names = "rx", "tx";
409 410 411 412 413 414
		status = "disabled";
	};

	spi@7000d600 {
		compatible = "nvidia,tegra114-spi";
		reg = <0x7000d600 0x200>;
415
		interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
416 417
		#address-cells = <1>;
		#size-cells = <0>;
418
		clocks = <&tegra_car TEGRA114_CLK_SBC2>;
419
		clock-names = "spi";
420 421
		resets = <&tegra_car 44>;
		reset-names = "spi";
422 423
		dmas = <&apbdma 16>, <&apbdma 16>;
		dma-names = "rx", "tx";
424 425 426 427 428 429
		status = "disabled";
	};

	spi@7000d800 {
		compatible = "nvidia,tegra114-spi";
		reg = <0x7000d800 0x200>;
430
		interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
431 432
		#address-cells = <1>;
		#size-cells = <0>;
433
		clocks = <&tegra_car TEGRA114_CLK_SBC3>;
434
		clock-names = "spi";
435 436
		resets = <&tegra_car 46>;
		reset-names = "spi";
437 438
		dmas = <&apbdma 17>, <&apbdma 17>;
		dma-names = "rx", "tx";
439 440 441 442 443 444
		status = "disabled";
	};

	spi@7000da00 {
		compatible = "nvidia,tegra114-spi";
		reg = <0x7000da00 0x200>;
445
		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
446 447
		#address-cells = <1>;
		#size-cells = <0>;
448
		clocks = <&tegra_car TEGRA114_CLK_SBC4>;
449
		clock-names = "spi";
450 451
		resets = <&tegra_car 68>;
		reset-names = "spi";
452 453
		dmas = <&apbdma 18>, <&apbdma 18>;
		dma-names = "rx", "tx";
454 455 456 457 458 459
		status = "disabled";
	};

	spi@7000dc00 {
		compatible = "nvidia,tegra114-spi";
		reg = <0x7000dc00 0x200>;
460
		interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
461 462
		#address-cells = <1>;
		#size-cells = <0>;
463
		clocks = <&tegra_car TEGRA114_CLK_SBC5>;
464
		clock-names = "spi";
465 466
		resets = <&tegra_car 104>;
		reset-names = "spi";
467 468
		dmas = <&apbdma 27>, <&apbdma 27>;
		dma-names = "rx", "tx";
469 470 471 472 473 474
		status = "disabled";
	};

	spi@7000de00 {
		compatible = "nvidia,tegra114-spi";
		reg = <0x7000de00 0x200>;
475
		interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
476 477
		#address-cells = <1>;
		#size-cells = <0>;
478
		clocks = <&tegra_car TEGRA114_CLK_SBC6>;
479
		clock-names = "spi";
480 481
		resets = <&tegra_car 105>;
		reset-names = "spi";
482 483
		dmas = <&apbdma 28>, <&apbdma 28>;
		dma-names = "rx", "tx";
484 485 486
		status = "disabled";
	};

487
	rtc@7000e000 {
488 489
		compatible = "nvidia,tegra114-rtc", "nvidia,tegra20-rtc";
		reg = <0x7000e000 0x100>;
490
		interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
491
		clocks = <&tegra_car TEGRA114_CLK_RTC>;
492 493
	};

494
	kbc@7000e200 {
495 496
		compatible = "nvidia,tegra114-kbc";
		reg = <0x7000e200 0x100>;
497
		interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
498
		clocks = <&tegra_car TEGRA114_CLK_KBC>;
499 500
		resets = <&tegra_car 36>;
		reset-names = "kbc";
501 502 503
		status = "disabled";
	};

504
	pmc@7000e400 {
505
		compatible = "nvidia,tegra114-pmc";
506
		reg = <0x7000e400 0x400>;
507
		clocks = <&tegra_car TEGRA114_CLK_PCLK>, <&clk32k_in>;
508
		clock-names = "pclk", "clk32k_in";
509 510
	};

511 512 513 514 515 516 517 518 519
	fuse@7000f800 {
		compatible = "nvidia,tegra114-efuse";
		reg = <0x7000f800 0x400>;
		clocks = <&tegra_car TEGRA114_CLK_FUSE>;
		clock-names = "fuse";
		resets = <&tegra_car 39>;
		reset-names = "fuse";
	};

520 521 522 523 524 525 526 527 528
	mc: memory-controller@70019000 {
		compatible = "nvidia,tegra114-mc";
		reg = <0x70019000 0x1000>;
		clocks = <&tegra_car TEGRA114_CLK_MC>;
		clock-names = "mc";

		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;

		#iommu-cells = <1>;
529 530
	};

531
	ahub@70080000 {
532 533 534 535 536 537
		compatible = "nvidia,tegra114-ahub";
		reg = <0x70080000 0x200>,
		      <0x70080200 0x100>,
		      <0x70081000 0x200>;
		interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
		clocks = <&tegra_car TEGRA114_CLK_D_AUDIO>,
538 539
			 <&tegra_car TEGRA114_CLK_APBIF>;
		clock-names = "d_audio", "apbif";
540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555
		resets = <&tegra_car 106>, /* d_audio */
			 <&tegra_car 107>, /* apbif */
			 <&tegra_car 30>,  /* i2s0 */
			 <&tegra_car 11>,  /* i2s1 */
			 <&tegra_car 18>,  /* i2s2 */
			 <&tegra_car 101>, /* i2s3 */
			 <&tegra_car 102>, /* i2s4 */
			 <&tegra_car 108>, /* dam0 */
			 <&tegra_car 109>, /* dam1 */
			 <&tegra_car 110>, /* dam2 */
			 <&tegra_car 10>,  /* spdif */
			 <&tegra_car 153>, /* amx */
			 <&tegra_car 154>; /* adx */
		reset-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
			      "i2s3", "i2s4", "dam0", "dam1", "dam2",
			      "spdif", "amx", "adx";
556 557 558 559 560 561 562 563 564 565 566 567 568 569
		dmas = <&apbdma 1>, <&apbdma 1>,
		       <&apbdma 2>, <&apbdma 2>,
		       <&apbdma 3>, <&apbdma 3>,
		       <&apbdma 4>, <&apbdma 4>,
		       <&apbdma 6>, <&apbdma 6>,
		       <&apbdma 7>, <&apbdma 7>,
		       <&apbdma 12>, <&apbdma 12>,
		       <&apbdma 13>, <&apbdma 13>,
		       <&apbdma 14>, <&apbdma 14>,
		       <&apbdma 29>, <&apbdma 29>;
		dma-names = "rx0", "tx0", "rx1", "tx1", "rx2", "tx2",
			    "rx3", "tx3", "rx4", "tx4", "rx5", "tx5",
			    "rx6", "tx6", "rx7", "tx7", "rx8", "tx8",
			    "rx9", "tx9";
570 571 572 573 574 575 576 577 578
		ranges;
		#address-cells = <1>;
		#size-cells = <1>;

		tegra_i2s0: i2s@70080300 {
			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
			reg = <0x70080300 0x100>;
			nvidia,ahub-cif-ids = <4 4>;
			clocks = <&tegra_car TEGRA114_CLK_I2S0>;
579 580
			resets = <&tegra_car 30>;
			reset-names = "i2s";
581 582 583 584 585 586 587 588
			status = "disabled";
		};

		tegra_i2s1: i2s@70080400 {
			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
			reg = <0x70080400 0x100>;
			nvidia,ahub-cif-ids = <5 5>;
			clocks = <&tegra_car TEGRA114_CLK_I2S1>;
589 590
			resets = <&tegra_car 11>;
			reset-names = "i2s";
591 592 593 594 595 596 597 598
			status = "disabled";
		};

		tegra_i2s2: i2s@70080500 {
			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
			reg = <0x70080500 0x100>;
			nvidia,ahub-cif-ids = <6 6>;
			clocks = <&tegra_car TEGRA114_CLK_I2S2>;
599 600
			resets = <&tegra_car 18>;
			reset-names = "i2s";
601 602 603 604 605 606 607 608
			status = "disabled";
		};

		tegra_i2s3: i2s@70080600 {
			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
			reg = <0x70080600 0x100>;
			nvidia,ahub-cif-ids = <7 7>;
			clocks = <&tegra_car TEGRA114_CLK_I2S3>;
609 610
			resets = <&tegra_car 101>;
			reset-names = "i2s";
611 612 613 614 615 616 617 618
			status = "disabled";
		};

		tegra_i2s4: i2s@70080700 {
			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
			reg = <0x70080700 0x100>;
			nvidia,ahub-cif-ids = <8 8>;
			clocks = <&tegra_car TEGRA114_CLK_I2S4>;
619 620
			resets = <&tegra_car 102>;
			reset-names = "i2s";
621 622 623 624
			status = "disabled";
		};
	};

625 626 627 628 629 630 631
	mipi: mipi@700e3000 {
		compatible = "nvidia,tegra114-mipi";
		reg = <0x700e3000 0x100>;
		clocks = <&tegra_car TEGRA114_CLK_MIPI_CAL>;
		#nvidia,mipi-calibrate-cells = <1>;
	};

632 633 634
	sdhci@78000000 {
		compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
		reg = <0x78000000 0x200>;
635
		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
636
		clocks = <&tegra_car TEGRA114_CLK_SDMMC1>;
637 638
		resets = <&tegra_car 14>;
		reset-names = "sdhci";
639
		status = "disabled";
640 641 642 643 644
	};

	sdhci@78000200 {
		compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
		reg = <0x78000200 0x200>;
645
		interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
646
		clocks = <&tegra_car TEGRA114_CLK_SDMMC2>;
647 648
		resets = <&tegra_car 9>;
		reset-names = "sdhci";
649
		status = "disabled";
650 651 652 653 654
	};

	sdhci@78000400 {
		compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
		reg = <0x78000400 0x200>;
655
		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
656
		clocks = <&tegra_car TEGRA114_CLK_SDMMC3>;
657 658
		resets = <&tegra_car 69>;
		reset-names = "sdhci";
659
		status = "disabled";
660 661 662 663 664
	};

	sdhci@78000600 {
		compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
		reg = <0x78000600 0x200>;
665
		interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
666
		clocks = <&tegra_car TEGRA114_CLK_SDMMC4>;
667 668
		resets = <&tegra_car 15>;
		reset-names = "sdhci";
669
		status = "disabled";
670 671
	};

672 673 674 675 676 677
	usb@7d000000 {
		compatible = "nvidia,tegra30-ehci", "usb-ehci";
		reg = <0x7d000000 0x4000>;
		interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
		phy_type = "utmi";
		clocks = <&tegra_car TEGRA114_CLK_USBD>;
678 679
		resets = <&tegra_car 22>;
		reset-names = "usb";
680 681 682 683 684 685 686 687 688 689 690 691
		nvidia,phy = <&phy1>;
		status = "disabled";
	};

	phy1: usb-phy@7d000000 {
		compatible = "nvidia,tegra30-usb-phy";
		reg = <0x7d000000 0x4000 0x7d000000 0x4000>;
		phy_type = "utmi";
		clocks = <&tegra_car TEGRA114_CLK_USBD>,
			 <&tegra_car TEGRA114_CLK_PLL_U>,
			 <&tegra_car TEGRA114_CLK_USBD>;
		clock-names = "reg", "pll_u", "utmi-pads";
692 693
		resets = <&tegra_car 22>, <&tegra_car 22>;
		reset-names = "usb", "utmi-pads";
694 695 696 697 698 699 700 701 702 703
		nvidia,hssync-start-delay = <0>;
		nvidia,idle-wait-delay = <17>;
		nvidia,elastic-limit = <16>;
		nvidia,term-range-adj = <6>;
		nvidia,xcvr-setup = <9>;
		nvidia,xcvr-lsfslew = <0>;
		nvidia,xcvr-lsrslew = <3>;
		nvidia,hssquelch-level = <2>;
		nvidia,hsdiscon-level = <5>;
		nvidia,xcvr-hsslew = <12>;
704
		nvidia,has-utmi-pad-registers;
705 706 707 708 709 710 711 712 713
		status = "disabled";
	};

	usb@7d008000 {
		compatible = "nvidia,tegra30-ehci", "usb-ehci";
		reg = <0x7d008000 0x4000>;
		interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
		phy_type = "utmi";
		clocks = <&tegra_car TEGRA114_CLK_USB3>;
714 715
		resets = <&tegra_car 59>;
		reset-names = "usb";
716 717 718 719 720 721 722 723 724 725 726 727
		nvidia,phy = <&phy3>;
		status = "disabled";
	};

	phy3: usb-phy@7d008000 {
		compatible = "nvidia,tegra30-usb-phy";
		reg = <0x7d008000 0x4000 0x7d000000 0x4000>;
		phy_type = "utmi";
		clocks = <&tegra_car TEGRA114_CLK_USB3>,
			 <&tegra_car TEGRA114_CLK_PLL_U>,
			 <&tegra_car TEGRA114_CLK_USBD>;
		clock-names = "reg", "pll_u", "utmi-pads";
728 729
		resets = <&tegra_car 59>, <&tegra_car 22>;
		reset-names = "usb", "utmi-pads";
730 731 732 733 734 735 736 737 738 739 740 741 742
		nvidia,hssync-start-delay = <0>;
		nvidia,idle-wait-delay = <17>;
		nvidia,elastic-limit = <16>;
		nvidia,term-range-adj = <6>;
		nvidia,xcvr-setup = <9>;
		nvidia,xcvr-lsfslew = <0>;
		nvidia,xcvr-lsrslew = <3>;
		nvidia,hssquelch-level = <2>;
		nvidia,hsdiscon-level = <5>;
		nvidia,xcvr-hsslew = <12>;
		status = "disabled";
	};

743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu@0 {
			device_type = "cpu";
			compatible = "arm,cortex-a15";
			reg = <0>;
		};

		cpu@1 {
			device_type = "cpu";
			compatible = "arm,cortex-a15";
			reg = <1>;
		};

		cpu@2 {
			device_type = "cpu";
			compatible = "arm,cortex-a15";
			reg = <2>;
		};

		cpu@3 {
			device_type = "cpu";
			compatible = "arm,cortex-a15";
			reg = <3>;
		};
	};

	timer {
		compatible = "arm,armv7-timer";
774 775 776 777 778 779 780 781 782
		interrupts =
			<GIC_PPI 13
				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			<GIC_PPI 14
				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			<GIC_PPI 11
				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			<GIC_PPI 10
				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
783
		interrupt-parent = <&gic>;
784 785
	};
};