hash.h 6.35 KB
Newer Older
1
/* SPDX-License-Identifier: GPL-2.0 */
2 3
#ifndef _ASM_POWERPC_BOOK3S_64_HASH_H
#define _ASM_POWERPC_BOOK3S_64_HASH_H
4 5
#ifdef __KERNEL__

6 7
/*
 * Common bits between 4K and 64K pages in a linux-style PTE.
8
 * Additional bits may be defined in pgtable-hash64-*.h
9 10
 *
 */
11
#define H_PTE_NONE_MASK		_PAGE_HPTEFLAGS
12

13 14 15 16 17 18 19 20 21
#ifdef CONFIG_PPC_64K_PAGES
#include <asm/book3s/64/hash-64k.h>
#else
#include <asm/book3s/64/hash-4k.h>
#endif

/*
 * Size of EA range mapped by our pagetables.
 */
22 23 24
#define H_PGTABLE_EADDR_SIZE	(H_PTE_INDEX_SIZE + H_PMD_INDEX_SIZE + \
				 H_PUD_INDEX_SIZE + H_PGD_INDEX_SIZE + PAGE_SHIFT)
#define H_PGTABLE_RANGE		(ASM_CONST(1) << H_PGTABLE_EADDR_SIZE)
25

26 27
#if (defined(CONFIG_TRANSPARENT_HUGEPAGE) || defined(CONFIG_HUGETLB_PAGE)) && \
	defined(CONFIG_PPC_64K_PAGES)
28
/*
29
 * only with hash 64k we need to use the second half of pmd page table
30 31 32
 * to store pointer to deposited pgtable_t
 */
#define H_PMD_CACHE_INDEX	(H_PMD_INDEX_SIZE + 1)
33
#else
34
#define H_PMD_CACHE_INDEX	H_PMD_INDEX_SIZE
35
#endif
36 37 38 39 40 41 42 43 44 45
/*
 * We store the slot details in the second half of page table.
 * Increase the pud level table so that hugetlb ptes can be stored
 * at pud level.
 */
#if defined(CONFIG_HUGETLB_PAGE) &&  defined(CONFIG_PPC_64K_PAGES)
#define H_PUD_CACHE_INDEX	(H_PUD_INDEX_SIZE + 1)
#else
#define H_PUD_CACHE_INDEX	(H_PUD_INDEX_SIZE)
#endif
46 47 48
/*
 * Define the address range of the kernel non-linear virtual area
 */
49
#define H_KERN_VIRT_START ASM_CONST(0xD000000000000000)
50
#define H_KERN_VIRT_SIZE  ASM_CONST(0x0000400000000000) /* 64T */
51 52 53 54 55 56

/*
 * The vmalloc space starts at the beginning of that region, and
 * occupies half of it on hash CPUs and a quarter of it on Book3E
 * (we keep a quarter for the virtual memmap)
 */
57
#define H_VMALLOC_START	H_KERN_VIRT_START
58
#define H_VMALLOC_SIZE	ASM_CONST(0x380000000000) /* 56T */
59
#define H_VMALLOC_END	(H_VMALLOC_START + H_VMALLOC_SIZE)
60

61 62
#define H_KERN_IO_START	H_VMALLOC_END

63 64 65 66 67 68 69
/*
 * Region IDs
 */
#define REGION_SHIFT		60UL
#define REGION_MASK		(0xfUL << REGION_SHIFT)
#define REGION_ID(ea)		(((unsigned long)(ea)) >> REGION_SHIFT)

70
#define VMALLOC_REGION_ID	(REGION_ID(H_VMALLOC_START))
71 72 73 74 75 76 77 78
#define KERNEL_REGION_ID	(REGION_ID(PAGE_OFFSET))
#define VMEMMAP_REGION_ID	(0xfUL)	/* Server only */
#define USER_REGION_ID		(0UL)

/*
 * Defines the address of the vmemap area, in its own region on
 * hash table CPUs.
 */
79
#define H_VMEMMAP_BASE		(VMEMMAP_REGION_ID << REGION_SHIFT)
80 81 82 83 84

#ifdef CONFIG_PPC_MM_SLICES
#define HAVE_ARCH_UNMAPPED_AREA
#define HAVE_ARCH_UNMAPPED_AREA_TOPDOWN
#endif /* CONFIG_PPC_MM_SLICES */
85

86 87 88 89 90

/* PTEIDX nibble */
#define _PTEIDX_SECONDARY	0x8
#define _PTEIDX_GROUP_IX	0x7

91 92
#define H_PMD_BAD_BITS		(PTE_TABLE_SIZE-1)
#define H_PUD_BAD_BITS		(PMD_TABLE_SIZE-1)
93 94

#ifndef __ASSEMBLY__
95 96 97 98 99 100
#define	hash__pmd_bad(pmd)		(pmd_val(pmd) & H_PMD_BAD_BITS)
#define	hash__pud_bad(pud)		(pud_val(pud) & H_PUD_BAD_BITS)
static inline int hash__pgd_bad(pgd_t pgd)
{
	return (pgd_val(pgd) == 0);
}
101 102
#ifdef CONFIG_STRICT_KERNEL_RWX
extern void hash__mark_rodata_ro(void);
103
extern void hash__mark_initmem_nx(void);
104
#endif
105 106 107

extern void hpte_need_flush(struct mm_struct *mm, unsigned long addr,
			    pte_t *ptep, unsigned long pte, int huge);
108
extern unsigned long htab_convert_pte_flags(unsigned long pteflags);
109
/* Atomic PTE updates */
110 111 112 113 114
static inline unsigned long hash__pte_update(struct mm_struct *mm,
					 unsigned long addr,
					 pte_t *ptep, unsigned long clr,
					 unsigned long set,
					 int huge)
115
{
116 117
	__be64 old_be, tmp_be;
	unsigned long old;
118 119 120

	__asm__ __volatile__(
	"1:	ldarx	%0,0,%3		# pte_update\n\
121
	and.	%1,%0,%6\n\
122 123 124 125 126
	bne-	1b \n\
	andc	%1,%0,%4 \n\
	or	%1,%1,%7\n\
	stdcx.	%1,0,%3 \n\
	bne-	1b"
127 128
	: "=&r" (old_be), "=&r" (tmp_be), "=m" (*ptep)
	: "r" (ptep), "r" (cpu_to_be64(clr)), "m" (*ptep),
129
	  "r" (cpu_to_be64(H_PAGE_BUSY)), "r" (cpu_to_be64(set))
130 131 132 133 134
	: "cc" );
	/* huge pages use the old page table lock */
	if (!huge)
		assert_pte_locked(mm, addr);

135
	old = be64_to_cpu(old_be);
136
	if (old & H_PAGE_HASHPTE)
137 138 139 140 141 142 143 144
		hpte_need_flush(mm, addr, ptep, old, huge);

	return old;
}

/* Set the dirty and/or accessed bits atomically in a linux PTE, this
 * function doesn't need to flush the hash entry
 */
145
static inline void hash__ptep_set_access_flags(pte_t *ptep, pte_t entry)
146
{
147 148
	__be64 old, tmp, val, mask;

149
	mask = cpu_to_be64(_PAGE_DIRTY | _PAGE_ACCESSED | _PAGE_READ | _PAGE_WRITE |
150
			   _PAGE_EXEC | _PAGE_SOFT_DIRTY);
151

152
	val = pte_raw(entry) & mask;
153 154 155

	__asm__ __volatile__(
	"1:	ldarx	%0,0,%4\n\
156
		and.	%1,%0,%6\n\
157 158 159 160 161
		bne-	1b \n\
		or	%0,%3,%0\n\
		stdcx.	%0,0,%4\n\
		bne-	1b"
	:"=&r" (old), "=&r" (tmp), "=m" (*ptep)
162
	:"r" (val), "r" (ptep), "m" (*ptep), "r" (cpu_to_be64(H_PAGE_BUSY))
163 164 165
	:"cc");
}

166
static inline int hash__pte_same(pte_t pte_a, pte_t pte_b)
167
{
168
	return (((pte_raw(pte_a) ^ pte_raw(pte_b)) & ~cpu_to_be64(_PAGE_HPTEFLAGS)) == 0);
169 170
}

171
static inline int hash__pte_none(pte_t pte)
172
{
173
	return (pte_val(pte) & ~H_PTE_NONE_MASK) == 0;
174 175
}

176 177 178
unsigned long pte_get_hash_gslot(unsigned long vpn, unsigned long shift,
		int ssize, real_pte_t rpte, unsigned int subpg_index);

179 180 181 182 183
/* This low level function performs the actual PTE insertion
 * Setting the PTE depends on the MMU type and other factors. It's
 * an horrible mess that I'm not going to try to clean up now but
 * I'm keeping it in one place rather than spread around
 */
184 185
static inline void hash__set_pte_at(struct mm_struct *mm, unsigned long addr,
				  pte_t *ptep, pte_t pte, int percpu)
186 187 188 189 190 191 192 193
{
	/*
	 * Anything else just stores the PTE normally. That covers all 64-bit
	 * cases, and 32-bit non-hash with 32-bit PTEs.
	 */
	*ptep = pte;
}

194 195 196 197 198 199 200 201 202 203 204 205
#ifdef CONFIG_TRANSPARENT_HUGEPAGE
extern void hpte_do_hugepage_flush(struct mm_struct *mm, unsigned long addr,
				   pmd_t *pmdp, unsigned long old_pmd);
#else
static inline void hpte_do_hugepage_flush(struct mm_struct *mm,
					  unsigned long addr, pmd_t *pmdp,
					  unsigned long old_pmd)
{
	WARN(1, "%s called with THP disabled\n", __func__);
}
#endif /* CONFIG_TRANSPARENT_HUGEPAGE */

206 207 208 209 210 211 212 213

extern int hash__map_kernel_page(unsigned long ea, unsigned long pa,
			     unsigned long flags);
extern int __meminit hash__vmemmap_create_mapping(unsigned long start,
					      unsigned long page_size,
					      unsigned long phys);
extern void hash__vmemmap_remove_mapping(unsigned long start,
				     unsigned long page_size);
214 215 216 217

int hash__create_section_mapping(unsigned long start, unsigned long end);
int hash__remove_section_mapping(unsigned long start, unsigned long end);

218
#endif /* !__ASSEMBLY__ */
219
#endif /* __KERNEL__ */
220
#endif /* _ASM_POWERPC_BOOK3S_64_HASH_H */