intel_drv.h 73 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <linux/sched/clock.h>
32
#include <drm/i915_drm.h>
33
#include "i915_drv.h"
34 35
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
36
#include <drm/drm_encoder.h>
37
#include <drm/drm_fb_helper.h>
38
#include <drm/drm_dp_dual_mode_helper.h>
39
#include <drm/drm_dp_mst_helper.h>
40
#include <drm/drm_rect.h>
41
#include <drm/drm_atomic.h>
42

43
/**
44
 * __wait_for - magic wait macro
45
 *
46 47 48 49
 * Macro to help avoid open coding check/wait/timeout patterns. Note that it's
 * important that we check the condition again after having timed out, since the
 * timeout could be due to preemption or similar and we've never had a chance to
 * check the condition before the timeout.
50
 */
51
#define __wait_for(OP, COND, US, Wmin, Wmax) ({ \
52
	const ktime_t end__ = ktime_add_ns(ktime_get_raw(), 1000ll * (US)); \
53
	long wait__ = (Wmin); /* recommended min for usleep is 10 us */	\
54
	int ret__;							\
55
	might_sleep();							\
56
	for (;;) {							\
57
		const bool expired__ = ktime_after(ktime_get_raw(), end__); \
58
		OP;							\
59 60
		/* Guarantee COND check prior to timeout */		\
		barrier();						\
61 62 63 64 65 66
		if (COND) {						\
			ret__ = 0;					\
			break;						\
		}							\
		if (expired__) {					\
			ret__ = -ETIMEDOUT;				\
67 68
			break;						\
		}							\
69 70 71
		usleep_range(wait__, wait__ * 2);			\
		if (wait__ < (Wmax))					\
			wait__ <<= 1;					\
72 73 74 75
	}								\
	ret__;								\
})

76 77 78
#define _wait_for(COND, US, Wmin, Wmax)	__wait_for(, (COND), (US), (Wmin), \
						   (Wmax))
#define wait_for(COND, MS)		_wait_for((COND), (MS) * 1000, 10, 1000)
Tvrtko Ursulin's avatar
Tvrtko Ursulin committed
79

80 81
/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
82
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
83
#else
84
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
85 86
#endif

87 88 89 90 91 92 93 94 95 96 97 98 99 100
#define _wait_for_atomic(COND, US, ATOMIC) \
({ \
	int cpu, ret, timeout = (US) * 1000; \
	u64 base; \
	_WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
	if (!(ATOMIC)) { \
		preempt_disable(); \
		cpu = smp_processor_id(); \
	} \
	base = local_clock(); \
	for (;;) { \
		u64 now = local_clock(); \
		if (!(ATOMIC)) \
			preempt_enable(); \
101 102
		/* Guarantee COND check prior to timeout */ \
		barrier(); \
103 104 105 106 107 108
		if (COND) { \
			ret = 0; \
			break; \
		} \
		if (now - base >= timeout) { \
			ret = -ETIMEDOUT; \
109 110 111
			break; \
		} \
		cpu_relax(); \
112 113 114 115 116 117 118 119
		if (!(ATOMIC)) { \
			preempt_disable(); \
			if (unlikely(cpu != smp_processor_id())) { \
				timeout -= now - base; \
				cpu = smp_processor_id(); \
				base = local_clock(); \
			} \
		} \
120
	} \
121 122 123 124 125 126 127 128
	ret; \
})

#define wait_for_us(COND, US) \
({ \
	int ret__; \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	if ((US) > 10) \
129
		ret__ = _wait_for((COND), (US), 10, 10); \
130 131
	else \
		ret__ = _wait_for_atomic((COND), (US), 0); \
132 133 134
	ret__; \
})

135 136 137 138 139 140 141 142
#define wait_for_atomic_us(COND, US) \
({ \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	BUILD_BUG_ON((US) > 50000); \
	_wait_for_atomic((COND), (US), 1); \
})

#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
143

144 145
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
146

147 148 149 150
#define KBps(x) (1000 * (x))
#define MBps(x) KBps(1000 * (x))
#define GBps(x) ((u64)1000 * MBps((x)))

151 152 153 154 155 156 157 158 159 160 161 162 163 164 165
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
166 167 168 169 170 171 172 173
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
174
	INTEL_OUTPUT_DP = 7,
175 176
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
177
	INTEL_OUTPUT_DDI = 10,
178 179
	INTEL_OUTPUT_DP_MST = 11,
};
180 181 182 183 184 185

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

186 187
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
188

189 190
struct intel_framebuffer {
	struct drm_framebuffer base;
191
	struct intel_rotation_info rot_info;
192 193 194 195 196 197 198 199 200 201

	/* for each plane in the normal GTT view */
	struct {
		unsigned int x, y;
	} normal[2];
	/* for each plane in the rotated GTT view */
	struct {
		unsigned int x, y;
		unsigned int pitch; /* pixels */
	} rotated[2];
202 203
};

204 205
struct intel_fbdev {
	struct drm_fb_helper helper;
206
	struct intel_framebuffer *fb;
Chris Wilson's avatar
Chris Wilson committed
207
	struct i915_vma *vma;
208
	unsigned long vma_flags;
209
	async_cookie_t cookie;
210
	int preferred_bpp;
211
};
212

213
struct intel_encoder {
214
	struct drm_encoder base;
215

216
	enum intel_output_type type;
217
	enum port port;
218
	unsigned int cloneable;
219 220
	bool (*hotplug)(struct intel_encoder *encoder,
			struct intel_connector *connector);
221 222 223
	enum intel_output_type (*compute_output_type)(struct intel_encoder *,
						      struct intel_crtc_state *,
						      struct drm_connector_state *);
224
	bool (*compute_config)(struct intel_encoder *,
225 226
			       struct intel_crtc_state *,
			       struct drm_connector_state *);
227
	void (*pre_pll_enable)(struct intel_encoder *,
228 229
			       const struct intel_crtc_state *,
			       const struct drm_connector_state *);
230
	void (*pre_enable)(struct intel_encoder *,
231 232
			   const struct intel_crtc_state *,
			   const struct drm_connector_state *);
233
	void (*enable)(struct intel_encoder *,
234 235
		       const struct intel_crtc_state *,
		       const struct drm_connector_state *);
236
	void (*disable)(struct intel_encoder *,
237 238
			const struct intel_crtc_state *,
			const struct drm_connector_state *);
239
	void (*post_disable)(struct intel_encoder *,
240 241
			     const struct intel_crtc_state *,
			     const struct drm_connector_state *);
242
	void (*post_pll_disable)(struct intel_encoder *,
243 244
				 const struct intel_crtc_state *,
				 const struct drm_connector_state *);
245 246 247 248
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
249
	/* Reconstructs the equivalent mode flags for the current hardware
250
	 * state. This must be called _after_ display->get_pipe_config has
251 252
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
253
	void (*get_config)(struct intel_encoder *,
254
			   struct intel_crtc_state *pipe_config);
255 256
	/* Returns a mask of power domains that need to be referenced as part
	 * of the hardware state readout code. */
257 258
	u64 (*get_power_domains)(struct intel_encoder *encoder,
				 struct intel_crtc_state *crtc_state);
259 260 261 262 263 264
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
265
	int crtc_mask;
266
	enum hpd_pin hpd_pin;
267
	enum intel_display_power_domain power_domain;
268 269
	/* for communication with audio component; protected by av_mutex */
	const struct drm_connector *audio_connector;
270 271
};

272
struct intel_panel {
273
	struct drm_display_mode *fixed_mode;
274
	struct drm_display_mode *downclock_mode;
275 276 277

	/* backlight */
	struct {
278
		bool present;
279
		u32 level;
280
		u32 min;
281
		u32 max;
282
		bool enabled;
283 284
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
285
		bool alternate_pwm_increment;	/* lpt+ */
286 287

		/* PWM chip */
288 289
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
290 291
		struct pwm_device *pwm;

292
		struct backlight_device *device;
293

294 295 296
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
		uint32_t (*get)(struct intel_connector *connector);
297 298 299 300
		void (*set)(const struct drm_connector_state *conn_state, uint32_t level);
		void (*disable)(const struct drm_connector_state *conn_state);
		void (*enable)(const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
301 302 303 304
		uint32_t (*hz_to_pwm)(struct intel_connector *connector,
				      uint32_t hz);
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
305 306
};

307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374
/*
 * This structure serves as a translation layer between the generic HDCP code
 * and the bus-specific code. What that means is that HDCP over HDMI differs
 * from HDCP over DP, so to account for these differences, we need to
 * communicate with the receiver through this shim.
 *
 * For completeness, the 2 buses differ in the following ways:
 *	- DP AUX vs. DDC
 *		HDCP registers on the receiver are set via DP AUX for DP, and
 *		they are set via DDC for HDMI.
 *	- Receiver register offsets
 *		The offsets of the registers are different for DP vs. HDMI
 *	- Receiver register masks/offsets
 *		For instance, the ready bit for the KSV fifo is in a different
 *		place on DP vs HDMI
 *	- Receiver register names
 *		Seriously. In the DP spec, the 16-bit register containing
 *		downstream information is called BINFO, on HDMI it's called
 *		BSTATUS. To confuse matters further, DP has a BSTATUS register
 *		with a completely different definition.
 *	- KSV FIFO
 *		On HDMI, the ksv fifo is read all at once, whereas on DP it must
 *		be read 3 keys at a time
 *	- Aksv output
 *		Since Aksv is hidden in hardware, there's different procedures
 *		to send it over DP AUX vs DDC
 */
struct intel_hdcp_shim {
	/* Outputs the transmitter's An and Aksv values to the receiver. */
	int (*write_an_aksv)(struct intel_digital_port *intel_dig_port, u8 *an);

	/* Reads the receiver's key selection vector */
	int (*read_bksv)(struct intel_digital_port *intel_dig_port, u8 *bksv);

	/*
	 * Reads BINFO from DP receivers and BSTATUS from HDMI receivers. The
	 * definitions are the same in the respective specs, but the names are
	 * different. Call it BSTATUS since that's the name the HDMI spec
	 * uses and it was there first.
	 */
	int (*read_bstatus)(struct intel_digital_port *intel_dig_port,
			    u8 *bstatus);

	/* Determines whether a repeater is present downstream */
	int (*repeater_present)(struct intel_digital_port *intel_dig_port,
				bool *repeater_present);

	/* Reads the receiver's Ri' value */
	int (*read_ri_prime)(struct intel_digital_port *intel_dig_port, u8 *ri);

	/* Determines if the receiver's KSV FIFO is ready for consumption */
	int (*read_ksv_ready)(struct intel_digital_port *intel_dig_port,
			      bool *ksv_ready);

	/* Reads the ksv fifo for num_downstream devices */
	int (*read_ksv_fifo)(struct intel_digital_port *intel_dig_port,
			     int num_downstream, u8 *ksv_fifo);

	/* Reads a 32-bit part of V' from the receiver */
	int (*read_v_prime_part)(struct intel_digital_port *intel_dig_port,
				 int i, u32 *part);

	/* Enables HDCP signalling on the port */
	int (*toggle_signalling)(struct intel_digital_port *intel_dig_port,
				 bool enable);

	/* Ensures the link is still protected */
	bool (*check_link)(struct intel_digital_port *intel_dig_port);
375 376 377 378

	/* Detects panel's hdcp capability. This is optional for HDMI. */
	int (*hdcp_capable)(struct intel_digital_port *intel_dig_port,
			    bool *hdcp_capable);
379 380
};

381 382
struct intel_connector {
	struct drm_connector base;
383 384 385
	/*
	 * The fixed encoder this connector is connected to.
	 */
386
	struct intel_encoder *encoder;
387

388 389 390
	/* ACPI device id for ACPI and driver cooperation */
	u32 acpi_device_id;

391 392 393
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
394 395 396

	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
397 398 399

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
400
	struct edid *detect_edid;
401 402 403 404

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
405 406 407 408

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
409 410 411

	/* Work struct to schedule a uevent on link train failure */
	struct work_struct modeset_retry_work;
412 413 414 415 416 417

	const struct intel_hdcp_shim *hdcp_shim;
	struct mutex hdcp_mutex;
	uint64_t hdcp_value; /* protected by hdcp_mutex */
	struct delayed_work hdcp_check_work;
	struct work_struct hdcp_prop_work;
418 419
};

420 421 422 423 424 425 426 427 428
struct intel_digital_connector_state {
	struct drm_connector_state base;

	enum hdmi_force_audio force_audio;
	int broadcast_rgb;
};

#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)

429
struct dpll {
430 431 432 433 434 435 436 437 438
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
439
};
440

441 442 443
struct intel_atomic_state {
	struct drm_atomic_state base;

444 445 446 447 448 449 450 451 452 453 454 455 456 457
	struct {
		/*
		 * Logical state of cdclk (used for all scaling, watermark,
		 * etc. calculations and checks). This is computed as if all
		 * enabled crtcs were active.
		 */
		struct intel_cdclk_state logical;

		/*
		 * Actual state of cdclk, can be different from the logical
		 * state only when all crtc's are DPMS off.
		 */
		struct intel_cdclk_state actual;
	} cdclk;
458

459 460
	bool dpll_set, modeset;

461 462 463 464 465 466 467 468 469 470
	/*
	 * Does this transaction change the pipes that are active?  This mask
	 * tracks which CRTC's have changed their active state at the end of
	 * the transaction (not counting the temporary disable during modesets).
	 * This mask should only be non-zero when intel_state->modeset is true,
	 * but the converse is not necessarily true; simply changing a mode may
	 * not flip the final active status of any CRTC's
	 */
	unsigned int active_pipe_changes;

471
	unsigned int active_crtcs;
472 473
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
474 475
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
476

477
	struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
478 479 480 481 482 483

	/*
	 * Current watermarks can't be trusted during hardware readout, so
	 * don't bother calculating intermediate watermarks.
	 */
	bool skip_intermediate_wm;
484 485

	/* Gen9+ only */
486
	struct skl_ddb_values wm_results;
487 488

	struct i915_sw_fence commit_ready;
489 490

	struct llist_node freed;
491 492
};

493
struct intel_plane_state {
494
	struct drm_plane_state base;
495
	struct i915_vma *vma;
496 497
	unsigned long flags;
#define PLANE_HAS_FENCE BIT(0)
498

499 500 501 502
	struct {
		u32 offset;
		int x, y;
	} main;
503 504 505 506
	struct {
		u32 offset;
		int x, y;
	} aux;
507

508 509 510
	/* plane control register */
	u32 ctl;

511 512 513
	/* plane color control register */
	u32 color_ctl;

514 515 516 517 518 519 520 521
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
522
	 *     update_scaler_plane.
523 524 525 526 527 528 529
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
530
	 *     update_scaler_plane.
531 532
	 */
	int scaler_id;
533 534

	struct drm_intel_sprite_colorkey ckey;
535 536
};

537
struct intel_initial_plane_config {
538
	struct intel_framebuffer *fb;
539
	unsigned int tiling;
540 541 542 543
	int size;
	u32 base;
};

544 545 546
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
547
#define SKL_MAX_SRC_H 4096
548 549 550
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
551
#define SKL_MAX_DST_H 4096
552 553 554 555
#define ICL_MAX_SRC_W 5120
#define ICL_MAX_SRC_H 4096
#define ICL_MAX_DST_W 5120
#define ICL_MAX_DST_H 4096
556 557
#define SKL_MIN_YUV_420_SRC_W 16
#define SKL_MIN_YUV_420_SRC_H 16
558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591

struct intel_scaler {
	int in_use;
	uint32_t mode;
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

592 593
/* drm_mode->private_flags */
#define I915_MODE_FLAG_INHERITED 1
594 595
/* Flag to get scanline using frame time stamps */
#define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
596

597 598 599 600 601 602 603 604 605
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
	uint32_t linetime;
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

606
struct skl_plane_wm {
607
	struct skl_wm_level wm[8];
608
	struct skl_wm_level uv_wm[8];
609
	struct skl_wm_level trans_wm;
610
	bool is_planar;
611 612 613 614
};

struct skl_pipe_wm {
	struct skl_plane_wm planes[I915_MAX_PLANES];
615 616 617
	uint32_t linetime;
};

618 619 620 621 622 623 624 625
enum vlv_wm_level {
	VLV_WM_LEVEL_PM2,
	VLV_WM_LEVEL_PM5,
	VLV_WM_LEVEL_DDR_DVFS,
	NUM_VLV_WM_LEVELS,
};

struct vlv_wm_state {
626 627
	struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
	struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
628 629 630 631
	uint8_t num_levels;
	bool cxsr;
};

632 633 634 635
struct vlv_fifo_state {
	u16 plane[I915_MAX_PLANES];
};

636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651
enum g4x_wm_level {
	G4X_WM_LEVEL_NORMAL,
	G4X_WM_LEVEL_SR,
	G4X_WM_LEVEL_HPLL,
	NUM_G4X_WM_LEVELS,
};

struct g4x_wm_state {
	struct g4x_pipe_wm wm;
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673
struct intel_crtc_wm_state {
	union {
		struct {
			/*
			 * Intermediate watermarks; these can be
			 * programmed immediately since they satisfy
			 * both the current configuration we're
			 * switching away from and the new
			 * configuration we're switching to.
			 */
			struct intel_pipe_wm intermediate;

			/*
			 * Optimal watermarks, programmed post-vblank
			 * when this state is committed.
			 */
			struct intel_pipe_wm optimal;
		} ilk;

		struct {
			/* gen9+ only needs 1-step wm programming */
			struct skl_pipe_wm optimal;
674
			struct skl_ddb_entry ddb;
675
		} skl;
676 677

		struct {
678
			/* "raw" watermarks (not inverted) */
679
			struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
680 681
			/* intermediate watermarks (inverted) */
			struct vlv_wm_state intermediate;
682 683
			/* optimal watermarks (inverted) */
			struct vlv_wm_state optimal;
684 685
			/* display FIFO split */
			struct vlv_fifo_state fifo_state;
686
		} vlv;
687 688 689 690 691 692 693 694 695

		struct {
			/* "raw" watermarks */
			struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
			/* intermediate watermarks */
			struct g4x_wm_state intermediate;
			/* optimal watermarks */
			struct g4x_wm_state optimal;
		} g4x;
696 697 698 699 700 701 702 703 704 705 706
	};

	/*
	 * Platforms with two-step watermark programming will need to
	 * update watermark programming post-vblank to switch from the
	 * safe intermediate watermarks to the optimal final
	 * watermarks.
	 */
	bool need_postvbl_update;
};

707
struct intel_crtc_state {
708 709
	struct drm_crtc_state base;

710 711 712 713 714 715 716 717
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
718
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
719 720
	unsigned long quirks;

721
	unsigned fb_bits; /* framebuffers to flip */
722 723
	bool update_pipe; /* can a fast modeset be performed? */
	bool disable_cxsr;
724
	bool update_wm_pre, update_wm_post; /* watermarks are updated */
725
	bool fb_changed; /* fb on any of the planes is changed */
726
	bool fifo_changed; /* FIFO split is changed */
727

728 729 730 731 732
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

733 734 735 736 737 738
	/*
	 * Pipe pixel rate, adjusted for
	 * panel fitter/pipe scaler downscaling.
	 */
	unsigned int pixel_rate;

739 740 741
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
742

743 744 745
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

746
	/* CPU Transcoder for the pipe. Currently this can only differ from the
747 748
	 * pipe on Haswell and later (where we have a special eDP transcoder)
	 * and Broxton (where we have special DSI transcoders). */
749 750
	enum transcoder cpu_transcoder;

751 752 753 754 755 756
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

757 758 759 760 761
	/* Bitmask of encoder types (enum intel_output_type)
	 * driven by the pipe.
	 */
	unsigned int output_types;

762 763 764
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

765 766 767 768
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

769 770 771 772
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
773
	bool dither;
774

775 776 777 778 779 780 781 782
	/*
	 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
	 * compliance video pattern tests.
	 * Disable dither only if it is a compliance test request for
	 * 18bpp.
	 */
	bool dither_force_disable;

783 784 785
	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

786 787 788 789
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

790 791 792 793 794 795 796
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

797 798
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
799
	struct dpll dpll;
800

801 802
	/* Selected dpll when shared or NULL. */
	struct intel_shared_dpll *shared_dpll;
803

804 805 806
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

807 808 809 810 811
	/* DSI PLL registers */
	struct {
		u32 ctrl, div;
	} dsi_pll;

812
	int pipe_bpp;
813
	struct intel_link_m_n dp_m_n;
814

815 816
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
817
	bool has_drrs;
818

819 820 821
	bool has_psr;
	bool has_psr2;

822 823
	/*
	 * Frequence the dpll for the port should run at. Differs from the
824 825
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
826
	 */
827 828
	int port_clock;

829 830
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
831

832 833
	uint8_t lane_count;

834 835 836 837 838 839
	/*
	 * Used by platforms having DP/HDMI PHY with programmable lane
	 * latency optimization.
	 */
	uint8_t lane_lat_optim_mask;

840 841 842
	/* minimum acceptable voltage level */
	u8 min_voltage_level;

843
	/* Panel fitter controls for gen2-gen4 + VLV */
844 845 846
	struct {
		u32 control;
		u32 pgm_ratios;
847
		u32 lvds_border_bits;
848 849 850 851 852 853
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
854
		bool enabled;
855
		bool force_thru;
856
	} pch_pfit;
857

858
	/* FDI configuration, only valid if has_pch_encoder is set. */
859
	int fdi_lanes;
860
	struct intel_link_m_n fdi_m_n;
861 862

	bool ips_enabled;
863
	bool ips_force_disable;
864

865 866
	bool enable_fbc;

867
	bool double_wide;
868 869

	int pbn;
870 871

	struct intel_crtc_scaler_state scaler_state;
872 873 874

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
875 876 877

	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
	bool disable_lp_wm;
878

879
	struct intel_crtc_wm_state wm;
880 881 882

	/* Gamma mode programmed on the pipe */
	uint32_t gamma_mode;
883 884 885

	/* bitmask of visible planes (enum plane_id) */
	u8 active_planes;
886
	u8 nv12_planes;
887 888 889 890 891 892

	/* HDMI scrambling status */
	bool hdmi_scrambling;

	/* HDMI High TMDS char rate ratio */
	bool hdmi_high_tmds_clock_ratio;
893 894 895

	/* output format is YCBCR 4:2:0 */
	bool ycbcr420;
896 897
};

898 899
struct intel_crtc {
	struct drm_crtc base;
900
	enum pipe pipe;
901 902 903 904 905 906
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
907
	u8 plane_ids_mask;
908
	unsigned long long enabled_power_domains;
909
	struct intel_overlay *overlay;
910

911
	struct intel_crtc_state *config;
912

913 914
	/* global reset count when the last flip was submitted */
	unsigned int reset_count;
915

916 917 918
	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
919 920 921 922

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
923 924
		union {
			struct intel_pipe_wm ilk;
925
			struct vlv_wm_state vlv;
926
			struct g4x_wm_state g4x;
927
		} active;
928
	} wm;
929

930
	int scanline_offset;
931

932 933 934 935 936 937
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
938

939 940
	/* scalers available on this crtc */
	int num_scalers;
941 942
};

943 944
struct intel_plane {
	struct drm_plane base;
945
	enum i9xx_plane_id i9xx_plane;
946
	enum plane_id id;
947
	enum pipe pipe;
948
	bool can_scale;
949
	bool has_fbc;
950
	int max_downscale;
951
	uint32_t frontbuffer_bit;
952

953 954 955 956
	struct {
		u32 base, cntl, size;
	} cursor;

957 958 959
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
960
	 * the intel_plane_state structure and accessed via plane_state.
961 962
	 */

963
	void (*update_plane)(struct intel_plane *plane,
964 965
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
966 967
	void (*disable_plane)(struct intel_plane *plane,
			      struct intel_crtc *crtc);
968
	bool (*get_hw_state)(struct intel_plane *plane, enum pipe *pipe);
969
	int (*check_plane)(struct intel_plane *plane,
970
			   struct intel_crtc_state *crtc_state,
971
			   struct intel_plane_state *state);
972 973
};

974
struct intel_watermark_params {
975 976 977 978 979
	u16 fifo_size;
	u16 max_wm;
	u8 default_wm;
	u8 guard_size;
	u8 cacheline_size;
980 981 982
};

struct cxsr_latency {
983 984
	bool is_desktop : 1;
	bool is_ddr3 : 1;
985 986 987 988 989 990
	u16 fsb_freq;
	u16 mem_freq;
	u16 display_sr;
	u16 display_hpll_disable;
	u16 cursor_sr;
	u16 cursor_hpll_disable;
991 992
};

993
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
994
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
995
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
996
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
997
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
998
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
999
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
1000
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
1001
#define intel_fb_obj(x) ((x) ? to_intel_bo((x)->obj[0]) : NULL)
1002

1003
struct intel_hdmi {
1004
	i915_reg_t hdmi_reg;
1005
	int ddc_bus;
1006 1007 1008 1009
	struct {
		enum drm_dp_dual_mode_type type;
		int max_tmds_clock;
	} dp_dual_mode;
1010 1011
	bool has_hdmi_sink;
	bool has_audio;
1012
	bool rgb_quant_range_selectable;
1013
	struct intel_connector *attached_connector;
1014 1015
};

1016
struct intel_dp_mst_encoder;
1017
#define DP_MAX_DOWNSTREAM_PORTS		0x10
1018

1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

1039 1040
struct intel_dp_compliance_data {
	unsigned long edid;
1041 1042 1043
	uint8_t video_pattern;
	uint16_t hdisplay, vdisplay;
	uint8_t bpc;
1044 1045 1046 1047 1048 1049
};

struct intel_dp_compliance {
	unsigned long test_type;
	struct intel_dp_compliance_data test_data;
	bool test_active;
1050 1051
	int test_link_rate;
	u8 test_lane_count;
1052 1053
};

1054
struct intel_dp {
1055
	i915_reg_t output_reg;
1056
	uint32_t DP;
1057 1058
	int link_rate;
	uint8_t lane_count;
1059
	uint8_t sink_count;
1060
	bool link_mst;
1061
	bool link_trained;
1062
	bool has_audio;
1063
	bool detect_done;
1064
	bool reset_link_params;
1065
	enum aux_ch aux_ch;
1066
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
1067
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
1068
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
1069
	uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
1070 1071 1072
	/* source rates */
	int num_source_rates;
	const int *source_rates;
1073 1074
	/* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
	int num_sink_rates;
1075
	int sink_rates[DP_MAX_SUPPORTED_RATES];
1076
	bool use_rate_select;
1077 1078 1079
	/* intersection of source and sink rates */
	int num_common_rates;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1080 1081 1082 1083
	/* Max lane count for the current link */
	int max_link_lane_count;
	/* Max rate for the current link */
	int max_link_rate;
1084
	/* sink or branch descriptor */
1085
	struct drm_dp_desc desc;
1086
	struct drm_dp_aux aux;
1087
	enum intel_display_power_domain aux_power_domain;
1088 1089 1090 1091 1092 1093 1094 1095
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
1096 1097
	unsigned long last_power_on;
	unsigned long last_backlight_off;
1098
	ktime_t panel_power_off_time;
1099

1100 1101
	struct notifier_block edp_notifier;

1102 1103 1104 1105 1106
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
1107 1108 1109 1110 1111 1112
	/*
	 * Pipe currently driving the port. Used for preventing
	 * the use of the PPS for any pipe currentrly driving
	 * external DP as that will mess things up on VLV.
	 */
	enum pipe active_pipe;
1113 1114 1115 1116 1117
	/*
	 * Set if the sequencer may be reset due to a power transition,
	 * requiring a reinitialization. Only relevant on BXT.
	 */
	bool pps_reset;
1118
	struct edp_power_seq pps_delays;
1119

1120 1121
	bool can_mst; /* this port supports mst */
	bool is_mst;
1122
	int active_mst_links;
1123
	/* connector directly attached - won't be use for modeset in mst world */
1124
	struct intel_connector *attached_connector;
1125

1126 1127 1128 1129
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

1130
	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
1131 1132 1133 1134 1135 1136 1137
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     int send_bytes,
				     uint32_t aux_clock_divider);
1138

1139 1140 1141
	i915_reg_t (*aux_ch_ctl_reg)(struct intel_dp *dp);
	i915_reg_t (*aux_ch_data_reg)(struct intel_dp *dp, int index);

1142 1143 1144
	/* This is called before a link training is starterd */
	void (*prepare_link_retrain)(struct intel_dp *intel_dp);

1145
	/* Displayport compliance testing */
1146
	struct intel_dp_compliance compliance;
1147 1148
};

1149 1150 1151 1152 1153
struct intel_lspcon {
	bool active;
	enum drm_lspcon_mode mode;
};

1154 1155
struct intel_digital_port {
	struct intel_encoder base;
1156
	u32 saved_port_bits;
1157 1158
	struct intel_dp dp;
	struct intel_hdmi hdmi;
1159
	struct intel_lspcon lspcon;
1160
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
1161
	bool release_cl2_override;
1162
	uint8_t max_lanes;
1163
	enum intel_display_power_domain ddi_io_power_domain;
1164 1165 1166

	void (*write_infoframe)(struct drm_encoder *encoder,
				const struct intel_crtc_state *crtc_state,
1167
				unsigned int type,
1168 1169 1170 1171 1172 1173 1174
				const void *frame, ssize_t len);
	void (*set_infoframes)(struct drm_encoder *encoder,
			       bool enable,
			       const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
	bool (*infoframe_enabled)(struct drm_encoder *encoder,
				  const struct intel_crtc_state *pipe_config);
1175 1176
};

1177 1178 1179 1180
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
1181
	struct intel_connector *connector;
1182 1183
};

1184
static inline enum dpio_channel
1185 1186
vlv_dport_to_channel(struct intel_digital_port *dport)
{
1187
	switch (dport->base.port) {
1188
	case PORT_B:
1189
	case PORT_D:
1190
		return DPIO_CH0;
1191
	case PORT_C:
1192
		return DPIO_CH1;
1193 1194 1195 1196 1197
	default:
		BUG();
	}
}

1198 1199 1200
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
1201
	switch (dport->base.port) {
1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

1226
static inline struct intel_crtc *
1227
intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
1228 1229 1230 1231
{
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

1232
static inline struct intel_crtc *
1233
intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum i9xx_plane_id plane)
1234 1235 1236 1237
{
	return dev_priv->plane_to_crtc_mapping[plane];
}

1238
struct intel_load_detect_pipe {
1239
	struct drm_atomic_state *restore_state;
1240
};
1241

1242 1243
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
1244 1245 1246 1247
{
	return to_intel_connector(connector)->encoder;
}

1248 1249 1250
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
1251 1252 1253
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);

	switch (intel_encoder->type) {
1254
	case INTEL_OUTPUT_DDI:
1255
		WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
1256
		/* fall through */
1257 1258 1259 1260 1261 1262 1263 1264
	case INTEL_OUTPUT_DP:
	case INTEL_OUTPUT_EDP:
	case INTEL_OUTPUT_HDMI:
		return container_of(encoder, struct intel_digital_port,
				    base.base);
	default:
		return NULL;
	}
1265 1266
}

1267 1268 1269 1270 1271 1272
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

1273 1274 1275
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
1276 1277 1278 1279 1280 1281 1282 1283
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

1284 1285 1286 1287 1288 1289
static inline struct intel_lspcon *
dp_to_lspcon(struct intel_dp *intel_dp)
{
	return &dp_to_dig_port(intel_dp)->lspcon;
}

1290 1291 1292 1293
static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1294 1295
}

1296 1297 1298 1299 1300 1301 1302 1303
static inline struct intel_plane_state *
intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
								   &plane->base));
}

1304 1305 1306 1307 1308 1309 1310 1311
static inline struct intel_crtc_state *
intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
								 &crtc->base));
}

1312 1313 1314 1315 1316 1317 1318 1319
static inline struct intel_crtc_state *
intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
								 &crtc->base));
}

1320
/* intel_fifo_underrun.c */
1321
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1322
					   enum pipe pipe, bool enable);
1323
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1324
					   enum pipe pch_transcoder,
1325
					   bool enable);
1326 1327 1328
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1329
					 enum pipe pch_transcoder);
1330 1331
void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
1332 1333

/* i915_irq.c */
1334 1335 1336
bool gen11_reset_one_iir(struct drm_i915_private * const i915,
			 const unsigned int bank,
			 const unsigned int bit);
1337 1338
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1339 1340
void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1341
void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1342
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1343 1344
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1345 1346 1347 1348

static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
					    u32 mask)
{
1349
	return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
1350 1351
}

1352 1353
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1354 1355 1356 1357 1358 1359
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
1360
	return dev_priv->runtime_pm.irqs_enabled;
1361 1362
}

1363
int intel_get_crtc_scanline(struct intel_crtc *crtc);
1364
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1365
				     u8 pipe_mask);
1366
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1367
				     u8 pipe_mask);
1368 1369 1370
void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
1371 1372

/* intel_crt.c */
1373 1374
bool intel_crt_port_enabled(struct drm_i915_private *dev_priv,
			    i915_reg_t adpa_reg, enum pipe *pipe);
1375
void intel_crt_init(struct drm_i915_private *dev_priv);
1376
void intel_crt_reset(struct drm_encoder *encoder);
1377 1378

/* intel_ddi.c */
1379
void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1380 1381
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state);
1382 1383
void hsw_fdi_link_train(struct intel_crtc *crtc,
			const struct intel_crtc_state *crtc_state);
1384
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
1385
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
1386
void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
1387 1388
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder);
1389 1390 1391
void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
void intel_ddi_disable_pipe_clock(const  struct intel_crtc_state *crtc_state);
void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
1392
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1393 1394
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
void intel_ddi_get_config(struct intel_encoder *encoder,
1395
			  struct intel_crtc_state *pipe_config);
1396

1397 1398
void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
				    bool state);
1399 1400
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state);
1401
u32 bxt_signal_levels(struct intel_dp *intel_dp);
1402
uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
1403
u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
1404 1405
u8 intel_ddi_dp_pre_emphasis_max(struct intel_encoder *encoder,
				 u8 voltage_swing);
1406 1407
int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
				     bool enable);
1408 1409 1410 1411 1412 1413
void icl_map_plls_to_ports(struct drm_crtc *crtc,
			   struct intel_crtc_state *crtc_state,
			   struct drm_atomic_state *old_state);
void icl_unmap_plls_to_ports(struct drm_crtc *crtc,
			     struct intel_crtc_state *crtc_state,
			     struct drm_atomic_state *old_state);
1414

1415 1416
unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
				   int plane, unsigned int height);
1417

1418
/* intel_audio.c */
1419
void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
1420 1421 1422
void intel_audio_codec_enable(struct intel_encoder *encoder,
			      const struct intel_crtc_state *crtc_state,
			      const struct drm_connector_state *conn_state);
1423 1424 1425
void intel_audio_codec_disable(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state,
			       const struct drm_connector_state *old_conn_state);
Imre Deak's avatar
Imre Deak committed
1426 1427
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1428 1429
void intel_audio_init(struct drm_i915_private *dev_priv);
void intel_audio_deinit(struct drm_i915_private *dev_priv);
1430

1431
/* intel_cdclk.c */
1432
int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
1433 1434
void skl_init_cdclk(struct drm_i915_private *dev_priv);
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1435 1436
void cnl_init_cdclk(struct drm_i915_private *dev_priv);
void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
1437 1438
void bxt_init_cdclk(struct drm_i915_private *dev_priv);
void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
1439 1440
void icl_init_cdclk(struct drm_i915_private *dev_priv);
void icl_uninit_cdclk(struct drm_i915_private *dev_priv);
1441 1442 1443 1444
void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
void intel_update_cdclk(struct drm_i915_private *dev_priv);
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1445
bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
1446
			       const struct intel_cdclk_state *b);
1447 1448
bool intel_cdclk_changed(const struct intel_cdclk_state *a,
			 const struct intel_cdclk_state *b);
1449 1450
void intel_set_cdclk(struct drm_i915_private *dev_priv,
		     const struct intel_cdclk_state *cdclk_state);
1451 1452
void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
			    const char *context);
1453

1454
/* intel_display.c */
1455 1456
void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1457
enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
1458
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1459
int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
1460 1461
int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
		      const char *name, u32 reg, int ref_freq);
1462 1463
int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
			   const char *name, u32 reg);
1464 1465
void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
1466
void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1467
unsigned int intel_fb_xy_to_linear(int x, int y,
1468 1469
				   const struct intel_plane_state *state,
				   int plane);
1470
void intel_add_fb_offsets(int *x, int *y,
1471
			  const struct intel_plane_state *state, int plane);
1472
unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1473
bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
1474 1475
void intel_mark_busy(struct drm_i915_private *dev_priv);
void intel_mark_idle(struct drm_i915_private *dev_priv);
1476
int intel_display_suspend(struct drm_device *dev);
1477
void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
1478
void intel_encoder_destroy(struct drm_encoder *encoder);
1479 1480
int intel_connector_init(struct intel_connector *);
struct intel_connector *intel_connector_alloc(void);
1481
void intel_connector_free(struct intel_connector *connector);
1482 1483 1484
bool intel_connector_get_hw_state(struct intel_connector *connector);
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
1485 1486
struct drm_display_mode *
intel_encoder_current_mode(struct intel_encoder *encoder);
1487 1488 1489
bool intel_port_is_tc(struct drm_i915_private *dev_priv, enum port port);
enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv,
			      enum port port);
1490

1491
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1492 1493
int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
				      struct drm_file *file_priv);
1494 1495
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1496 1497 1498 1499 1500 1501
static inline bool
intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
		    enum intel_output_type type)
{
	return crtc_state->output_types & (1 << type);
}
1502 1503 1504 1505
static inline bool
intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
{
	return crtc_state->output_types &
1506
		((1 << INTEL_OUTPUT_DP) |
1507 1508 1509
		 (1 << INTEL_OUTPUT_DP_MST) |
		 (1 << INTEL_OUTPUT_EDP));
}
1510
static inline void
1511
intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
1512
{
1513
	drm_wait_one_vblank(&dev_priv->drm, pipe);
1514
}
1515
static inline void
1516
intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
1517
{
1518
	const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1519 1520

	if (crtc->active)
1521
		intel_wait_for_vblank(dev_priv, pipe);
1522
}
1523 1524 1525

u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);

1526
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1527
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1528 1529
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1530
int intel_get_load_detect_pipe(struct drm_connector *connector,
1531
			       const struct drm_display_mode *mode,
1532 1533
			       struct intel_load_detect_pipe *old,
			       struct drm_modeset_acquire_ctx *ctx);
1534
void intel_release_load_detect_pipe(struct drm_connector *connector,
1535 1536
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
Chris Wilson's avatar
Chris Wilson committed
1537
struct i915_vma *
1538 1539
intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
			   unsigned int rotation,
1540
			   bool uses_fence,
1541 1542
			   unsigned long *out_flags);
void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags);
1543
struct drm_framebuffer *
1544 1545
intel_framebuffer_create(struct drm_i915_gem_object *obj,
			 struct drm_mode_fb_cmd2 *mode_cmd);
1546
int intel_prepare_plane_fb(struct drm_plane *plane,
1547
			   struct drm_plane_state *new_state);
1548
void intel_cleanup_plane_fb(struct drm_plane *plane,
1549
			    struct drm_plane_state *old_state);
1550 1551 1552 1553 1554 1555 1556 1557
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t *val);
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t val);
1558 1559 1560
int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
				    struct drm_crtc_state *crtc_state,
				    const struct intel_plane_state *old_plane_state,
1561
				    struct drm_plane_state *plane_state);
1562

1563 1564 1565
void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe);

1566
int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
1567
		     const struct dpll *dpll);
1568
void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
1569
int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1570

1571
/* modesetting asserts */
1572 1573
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1574 1575 1576 1577
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1578 1579 1580
void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1581 1582 1583 1584
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1585
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1586 1587
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1588
u32 intel_compute_tile_offset(int *x, int *y,
1589
			      const struct intel_plane_state *state, int plane);
1590 1591
void intel_prepare_reset(struct drm_i915_private *dev_priv);
void intel_finish_reset(struct drm_i915_private *dev_priv);
1592 1593
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1594
void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
1595 1596
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1597
void gen9_enable_dc5(struct drm_i915_private *dev_priv);
1598
unsigned int skl_cdclk_get_vco(unsigned int freq);
1599
void intel_dp_get_m_n(struct intel_crtc *crtc,
1600
		      struct intel_crtc_state *pipe_config);
1601
void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1602
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1603
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1604 1605
			struct dpll *best_clock);
int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
1606

1607
bool intel_crtc_active(struct intel_crtc *crtc);
1608
bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state);
1609 1610
void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
1611
enum intel_display_power_domain intel_port_to_power_domain(enum port port);
1612
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1613
				 struct intel_crtc_state *pipe_config);
1614 1615
void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
1616

1617
u16 skl_scaler_calc_phase(int sub, bool chroma_center);
1618
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1619 1620
int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state,
		  uint32_t pixel_format);
1621

1622 1623 1624 1625
static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
{
	return i915_ggtt_offset(state->vma);
}
1626

1627 1628
u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
			const struct intel_plane_state *plane_state);
1629 1630
u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
		  const struct intel_plane_state *plane_state);
1631
u32 glk_color_ctl(const struct intel_plane_state *plane_state);
1632 1633
u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
		     unsigned int rotation);
1634 1635
int skl_check_plane_surface(const struct intel_crtc_state *crtc_state,
			    struct intel_plane_state *plane_state);
1636
int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
1637
int skl_format_to_fourcc(int format, bool rgb_order, bool alpha);
1638

1639
/* intel_csr.c */
1640
void intel_csr_ucode_init(struct drm_i915_private *);
1641
void intel_csr_load_program(struct drm_i915_private *);
1642
void intel_csr_ucode_fini(struct drm_i915_private *);
1643 1644
void intel_csr_ucode_suspend(struct drm_i915_private *);
void intel_csr_ucode_resume(struct drm_i915_private *);
1645

1646
/* intel_dp.c */
1647 1648 1649
bool intel_dp_port_enabled(struct drm_i915_private *dev_priv,
			   i915_reg_t dp_reg, enum port port,
			   enum pipe *pipe);
1650 1651
bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
		   enum port port);
1652 1653
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1654
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1655 1656
			      int link_rate, uint8_t lane_count,
			      bool link_mst);
1657 1658
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count);
1659 1660
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1661 1662
int intel_dp_retrain_link(struct intel_encoder *encoder,
			  struct drm_modeset_acquire_ctx *ctx);
1663
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1664 1665
void intel_dp_encoder_reset(struct drm_encoder *encoder);
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
1666
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1667 1668
int intel_dp_sink_crc(struct intel_dp *intel_dp,
		      struct intel_crtc_state *crtc_state, u8 *crc);
1669
bool intel_dp_compute_config(struct intel_encoder *encoder,
1670 1671
			     struct intel_crtc_state *pipe_config,
			     struct drm_connector_state *conn_state);
1672
bool intel_dp_is_edp(struct intel_dp *intel_dp);
1673
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
1674 1675
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1676 1677 1678
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state);
void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
1679
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1680 1681
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1682 1683
void intel_dp_mst_suspend(struct drm_device *dev);
void intel_dp_mst_resume(struct drm_device *dev);
1684
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1685
int intel_dp_max_lane_count(struct intel_dp *intel_dp);
1686
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1687
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1688
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
1689
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1690
void intel_plane_destroy(struct drm_plane *plane);
1691
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1692
			   const struct intel_crtc_state *crtc_state);
1693
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1694
			    const struct intel_crtc_state *crtc_state);
1695 1696 1697 1698
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits);
1699

1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711
void
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat);
void
intel_dp_set_signal_levels(struct intel_dp *intel_dp);
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
uint8_t
intel_dp_voltage_max(struct intel_dp *intel_dp);
uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select);
1712
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1713
bool intel_dp_source_supports_hbr3(struct intel_dp *intel_dp);
1714 1715 1716
bool
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);

1717 1718 1719 1720 1721
static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
{
	return ~((1 << lane_count) - 1) & 0xf;
}

1722
bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
1723 1724
int intel_dp_link_required(int pixel_clock, int bpp);
int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
1725
bool intel_digital_port_connected(struct intel_encoder *encoder);
1726

1727 1728 1729
/* intel_dp_aux_backlight.c */
int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);

1730 1731 1732
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
1733
/* vlv_dsi.c */
1734
void vlv_dsi_init(struct drm_i915_private *dev_priv);
1735

1736 1737
/* intel_dsi_dcs_backlight.c */
int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
1738 1739

/* intel_dvo.c */
1740
void intel_dvo_init(struct drm_i915_private *dev_priv);
1741 1742
/* intel_hotplug.c */
void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
1743 1744
bool intel_encoder_hotplug(struct intel_encoder *encoder,
			   struct intel_connector *connector);
1745

1746
/* legacy fbdev emulation in intel_fbdev.c */
1747
#ifdef CONFIG_DRM_FBDEV_EMULATION
1748
extern int intel_fbdev_init(struct drm_device *dev);
1749
extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1750 1751
extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
1752
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1753 1754
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1755 1756 1757 1758 1759
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
1760

1761
static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1762 1763 1764
{
}

1765 1766 1767 1768 1769
static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
{
}

static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
1770 1771 1772
{
}

1773
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1774 1775 1776
{
}

1777 1778 1779 1780
static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
{
}

1781
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1782 1783 1784
{
}
#endif
1785

1786
/* intel_fbc.c */
1787
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1788
			   struct intel_atomic_state *state);
1789
bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1790 1791 1792
void intel_fbc_pre_update(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state,
			  struct intel_plane_state *plane_state);
1793
void intel_fbc_post_update(struct intel_crtc *crtc);
1794
void intel_fbc_init(struct drm_i915_private *dev_priv);
1795
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1796 1797 1798
void intel_fbc_enable(struct intel_crtc *crtc,
		      struct intel_crtc_state *crtc_state,
		      struct intel_plane_state *plane_state);
1799 1800
void intel_fbc_disable(struct intel_crtc *crtc);
void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1801 1802 1803 1804
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
1805
		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1806
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1807
void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
1808
int intel_fbc_reset_underrun(struct drm_i915_private *dev_priv);
1809

1810
/* intel_hdmi.c */
1811 1812
void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
		     enum port port);
1813 1814 1815 1816
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1817 1818
			       struct intel_crtc_state *pipe_config,
			       struct drm_connector_state *conn_state);
1819
bool intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
1820 1821 1822
				       struct drm_connector *connector,
				       bool high_tmds_clock_ratio,
				       bool scrambling);
1823
void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
1824
void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
1825 1826 1827


/* intel_lvds.c */
1828 1829
bool intel_lvds_port_enabled(struct drm_i915_private *dev_priv,
			     i915_reg_t lvds_reg, enum pipe *pipe);
1830
void intel_lvds_init(struct drm_i915_private *dev_priv);
1831
struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
1832
bool intel_is_dual_link_lvds(struct drm_device *dev);
1833 1834 1835 1836


/* intel_modes.c */
int intel_connector_update_modes(struct drm_connector *connector,
1837
				 struct edid *edid);
1838
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1839 1840
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1841
void intel_attach_aspect_ratio_property(struct drm_connector *connector);
1842 1843 1844


/* intel_overlay.c */
1845 1846
void intel_setup_overlay(struct drm_i915_private *dev_priv);
void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
1847
int intel_overlay_switch_off(struct intel_overlay *overlay);
1848 1849 1850 1851
int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file_priv);
int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1852
void intel_overlay_reset(struct drm_i915_private *dev_priv);
1853 1854 1855


/* intel_panel.c */
1856
int intel_panel_init(struct intel_panel *panel,
1857 1858
		     struct drm_display_mode *fixed_mode,
		     struct drm_display_mode *downclock_mode);
1859 1860 1861 1862
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
1863
			     struct intel_crtc_state *pipe_config,
1864 1865
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1866
			      struct intel_crtc_state *pipe_config,
1867
			      int fitting_mode);
1868
void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
1869
				    u32 level, u32 max);
1870 1871
int intel_panel_setup_backlight(struct drm_connector *connector,
				enum pipe pipe);
1872 1873 1874
void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state);
void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
1875
void intel_panel_destroy_backlight(struct drm_connector *connector);
1876
enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
1877
extern struct drm_display_mode *intel_find_panel_downclock(
1878
				struct drm_i915_private *dev_priv,
1879 1880
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
1881 1882

#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1883
int intel_backlight_device_register(struct intel_connector *connector);
1884 1885
void intel_backlight_device_unregister(struct intel_connector *connector);
#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1886
static inline int intel_backlight_device_register(struct intel_connector *connector)
1887 1888 1889
{
	return 0;
}
1890 1891 1892 1893
static inline void intel_backlight_device_unregister(struct intel_connector *connector)
{
}
#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1894

1895 1896 1897 1898 1899 1900 1901 1902 1903
/* intel_hdcp.c */
void intel_hdcp_atomic_check(struct drm_connector *connector,
			     struct drm_connector_state *old_state,
			     struct drm_connector_state *new_state);
int intel_hdcp_init(struct intel_connector *connector,
		    const struct intel_hdcp_shim *hdcp_shim);
int intel_hdcp_enable(struct intel_connector *connector);
int intel_hdcp_disable(struct intel_connector *connector);
int intel_hdcp_check_link(struct intel_connector *connector);
1904
bool is_hdcp_supported(struct drm_i915_private *dev_priv, enum port port);
1905

1906
/* intel_psr.c */
1907
#define CAN_PSR(dev_priv) (HAS_PSR(dev_priv) && dev_priv->psr.sink_support)
1908
void intel_psr_init_dpcd(struct intel_dp *intel_dp);
1909 1910 1911 1912
void intel_psr_enable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state);
void intel_psr_disable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *old_crtc_state);
1913
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1914 1915
			  unsigned frontbuffer_bits,
			  enum fb_op_origin origin);
1916
void intel_psr_flush(struct drm_i915_private *dev_priv,
1917 1918
		     unsigned frontbuffer_bits,
		     enum fb_op_origin origin);
1919
void intel_psr_init(struct drm_i915_private *dev_priv);
1920 1921
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state);
1922 1923
void intel_psr_irq_control(struct drm_i915_private *dev_priv, bool debug);
void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir);
1924
void intel_psr_short_pulse(struct intel_dp *intel_dp);
1925
int intel_psr_wait_for_idle(struct drm_i915_private *dev_priv);
1926

1927 1928
/* intel_runtime_pm.c */
int intel_power_domains_init(struct drm_i915_private *);
1929
void intel_power_domains_fini(struct drm_i915_private *);
1930 1931
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
1932
void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
1933 1934
void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
1935
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1936 1937
const char *
intel_display_power_domain_str(enum intel_display_power_domain domain);
1938

1939 1940 1941 1942
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
1943 1944
void intel_display_power_get(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1945 1946
bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
					enum intel_display_power_domain domain);
1947 1948
void intel_display_power_put(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1949 1950
void icl_dbuf_slices_update(struct drm_i915_private *dev_priv,
			    u8 req_slices);
1951 1952 1953 1954

static inline void
assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
{
1955
	WARN_ONCE(dev_priv->runtime_pm.suspended,
1956 1957 1958 1959 1960 1961 1962
		  "Device suspended during HW access\n");
}

static inline void
assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
{
	assert_rpm_device_not_suspended(dev_priv);
1963
	WARN_ONCE(!atomic_read(&dev_priv->runtime_pm.wakeref_count),
1964
		  "RPM wakelock ref not held during HW access");
1965 1966
}

1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987
/**
 * disable_rpm_wakeref_asserts - disable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function disable asserts that check if we hold an RPM wakelock
 * reference, while keeping the device-not-suspended checks still enabled.
 * It's meant to be used only in special circumstances where our rule about
 * the wakelock refcount wrt. the device power state doesn't hold. According
 * to this rule at any point where we access the HW or want to keep the HW in
 * an active state we must hold an RPM wakelock reference acquired via one of
 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
 * forcewake release timer, and the GPU RPS and hangcheck works. All other
 * users should avoid using this function.
 *
 * Any calls to this function must have a symmetric call to
 * enable_rpm_wakeref_asserts().
 */
static inline void
disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
1988
	atomic_inc(&dev_priv->runtime_pm.wakeref_count);
1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004
}

/**
 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function re-enables the RPM assert checks after disabling them with
 * disable_rpm_wakeref_asserts. It's meant to be used only in special
 * circumstances otherwise its use should be avoided.
 *
 * Any calls to this function must have a symmetric call to
 * disable_rpm_wakeref_asserts().
 */
static inline void
enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
2005
	atomic_dec(&dev_priv->runtime_pm.wakeref_count);
2006 2007
}

2008
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
2009
bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
2010 2011 2012
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);

2013 2014
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);

2015 2016
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
2017 2018
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
2019 2020


2021
/* intel_pm.c */
2022
void intel_init_clock_gating(struct drm_i915_private *dev_priv);
2023
void intel_suspend_hw(struct drm_i915_private *dev_priv);
2024
int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
2025
void intel_update_watermarks(struct intel_crtc *crtc);
2026
void intel_init_pm(struct drm_i915_private *dev_priv);
2027
void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
2028
void intel_pm_setup(struct drm_i915_private *dev_priv);
2029 2030
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
2031
void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
2032 2033
void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
2034 2035
void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
2036
void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
2037 2038
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
2039
void gen6_rps_idle(struct drm_i915_private *dev_priv);
2040
void gen6_rps_boost(struct i915_request *rq, struct intel_rps_client *rps);
2041
void g4x_wm_get_hw_state(struct drm_device *dev);
2042
void vlv_wm_get_hw_state(struct drm_device *dev);
2043
void ilk_wm_get_hw_state(struct drm_device *dev);
2044
void skl_wm_get_hw_state(struct drm_device *dev);
2045 2046
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
2047 2048
void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
			      struct skl_pipe_wm *out);
2049
void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
2050
void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
2051 2052 2053
bool intel_can_enable_sagv(struct drm_atomic_state *state);
int intel_enable_sagv(struct drm_i915_private *dev_priv);
int intel_disable_sagv(struct drm_i915_private *dev_priv);
2054 2055
bool skl_wm_level_equals(const struct skl_wm_level *l1,
			 const struct skl_wm_level *l2);
2056 2057
bool skl_ddb_allocation_overlaps(struct drm_i915_private *dev_priv,
				 const struct skl_ddb_entry **entries,
2058 2059
				 const struct skl_ddb_entry *ddb,
				 int ignore);
2060
bool ilk_disable_lp_wm(struct drm_device *dev);
2061 2062
int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
				  struct intel_crtc_state *cstate);
2063 2064
void intel_init_ipc(struct drm_i915_private *dev_priv);
void intel_enable_ipc(struct drm_i915_private *dev_priv);
2065

2066
/* intel_sdvo.c */
2067 2068
bool intel_sdvo_port_enabled(struct drm_i915_private *dev_priv,
			     i915_reg_t sdvo_reg, enum pipe *pipe);
2069
bool intel_sdvo_init(struct drm_i915_private *dev_priv,
2070
		     i915_reg_t reg, enum port port);
2071

Rodrigo Vivi's avatar
Rodrigo Vivi committed
2072

2073
/* intel_sprite.c */
2074
bool intel_format_is_yuv(u32 format);
2075 2076
int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
			     int usecs);
2077
struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
2078
					      enum pipe pipe, int plane);
2079 2080
int intel_sprite_set_colorkey_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file_priv);
2081 2082
void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state);
void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state);
2083 2084 2085
void skl_update_plane(struct intel_plane *plane,
		      const struct intel_crtc_state *crtc_state,
		      const struct intel_plane_state *plane_state);
2086
void skl_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc);
2087
bool skl_plane_get_hw_state(struct intel_plane *plane, enum pipe *pipe);
2088 2089
bool skl_plane_has_ccs(struct drm_i915_private *dev_priv,
		       enum pipe pipe, enum plane_id plane_id);
2090
bool intel_format_is_yuv(uint32_t format);
2091 2092
bool skl_plane_has_planar(struct drm_i915_private *dev_priv,
			  enum pipe pipe, enum plane_id plane_id);
2093 2094

/* intel_tv.c */
2095
void intel_tv_init(struct drm_i915_private *dev_priv);
2096

2097
/* intel_atomic.c */
2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110
int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
						const struct drm_connector_state *state,
						struct drm_property *property,
						uint64_t *val);
int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
						struct drm_connector_state *state,
						struct drm_property *property,
						uint64_t val);
int intel_digital_connector_atomic_check(struct drm_connector *conn,
					 struct drm_connector_state *new_state);
struct drm_connector_state *
intel_digital_connector_duplicate_state(struct drm_connector *connector);

2111 2112 2113
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
2114 2115 2116
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);

2117 2118 2119 2120 2121 2122 2123
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
2124
		return ERR_CAST(crtc_state);
2125 2126 2127

	return to_intel_crtc_state(crtc_state);
}
2128

2129 2130 2131
int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
			       struct intel_crtc *intel_crtc,
			       struct intel_crtc_state *crtc_state);
2132 2133

/* intel_atomic_plane.c */
2134
struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
2135 2136 2137 2138
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
2139 2140 2141
int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state,
					struct intel_crtc_state *crtc_state,
					const struct intel_plane_state *old_plane_state,
2142
					struct intel_plane_state *intel_state);
2143

2144 2145
/* intel_color.c */
void intel_color_init(struct drm_crtc *crtc);
2146
int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
2147 2148
void intel_color_set_csc(struct drm_crtc_state *crtc_state);
void intel_color_load_luts(struct drm_crtc_state *crtc_state);
2149

2150 2151
/* intel_lspcon.c */
bool lspcon_init(struct intel_digital_port *intel_dig_port);
2152
void lspcon_resume(struct intel_lspcon *lspcon);
2153
void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
2154 2155

/* intel_pipe_crc.c */
2156 2157 2158
#ifdef CONFIG_DEBUG_FS
int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
			      size_t *values_cnt);
2159 2160
void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc);
void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc);
2161 2162
#else
#define intel_crtc_set_crc_source NULL
2163 2164 2165 2166 2167 2168 2169
static inline void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc)
{
}

static inline void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc)
{
}
2170
#endif
2171
#endif /* __INTEL_DRV_H__ */