ehci-pci.c 9.56 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * EHCI HCD (Host Controller Driver) PCI Bus Glue.
 *
 * Copyright (c) 2000-2004 by David Brownell
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License as published by the
 * Free Software Foundation; either version 2 of the License, or (at your
 * option) any later version.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
 * or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
 * for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software Foundation,
 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

#ifndef CONFIG_PCI
#error "This file is PCI bus glue.  CONFIG_PCI must be defined."
#endif

/*-------------------------------------------------------------------------*/

27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
/* called after powerup, by probe or system-pm "wakeup" */
static int ehci_pci_reinit(struct ehci_hcd *ehci, struct pci_dev *pdev)
{
	u32			temp;
	int			retval;

	/* optional debug port, normally in the first BAR */
	temp = pci_find_capability(pdev, 0x0a);
	if (temp) {
		pci_read_config_dword(pdev, temp, &temp);
		temp >>= 16;
		if ((temp & (3 << 13)) == (1 << 13)) {
			temp &= 0x1fff;
			ehci->debug = ehci_to_hcd(ehci)->regs + temp;
			temp = readl(&ehci->debug->control);
			ehci_info(ehci, "debug port %d%s\n",
				HCS_DEBUG_PORT(ehci->hcs_params),
				(temp & DBGP_ENABLED)
					? " IN USE"
					: "");
			if (!(temp & DBGP_ENABLED))
				ehci->debug = NULL;
		}
	}

52 53 54
	/* we expect static quirk code to handle the "extended capabilities"
	 * (currently just BIOS handoff) allowed starting with EHCI 0.96
	 */
55 56 57 58 59 60 61 62 63 64 65

	/* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
	retval = pci_set_mwi(pdev);
	if (!retval)
		ehci_dbg(ehci, "MWI active\n");

	ehci_port_power(ehci, 0);

	return 0;
}

David Brownell's avatar
David Brownell committed
66 67
/* called during probe() after chip reset completes */
static int ehci_pci_setup(struct usb_hcd *hcd)
68
{
69 70
	struct ehci_hcd		*ehci = hcd_to_ehci(hcd);
	struct pci_dev		*pdev = to_pci_dev(hcd->self.controller);
71
	u32			temp;
72
	int			retval;
73 74

	ehci->caps = hcd->regs;
75 76 77
	ehci->regs = hcd->regs + HC_LENGTH(readl(&ehci->caps->hc_capbase));
	dbg_hcs_params(ehci, "reset");
	dbg_hcc_params(ehci, "reset");
78 79

	/* cache this readonly data; minimize chip reads */
80
	ehci->hcs_params = readl(&ehci->caps->hcs_params);
81

82 83 84 85
	retval = ehci_halt(ehci);
	if (retval)
		return retval;

David Brownell's avatar
David Brownell committed
86 87 88 89 90
	/* data structure init */
	retval = ehci_init(hcd);
	if (retval)
		return retval;

91
	/* NOTE:  only the parts below this line are PCI-specific */
92

93 94 95 96 97 98 99 100 101 102 103
	switch (pdev->vendor) {
	case PCI_VENDOR_ID_TDI:
		if (pdev->device == PCI_DEVICE_ID_TDI_EHCI) {
			ehci->is_tdi_rh_tt = 1;
			tdi_reset(ehci);
		}
		break;
	case PCI_VENDOR_ID_AMD:
		/* AMD8111 EHCI doesn't work, according to AMD errata */
		if (pdev->device == 0x7463) {
			ehci_info(ehci, "ignoring AMD8111 (errata)\n");
David Brownell's avatar
David Brownell committed
104 105
			retval = -EIO;
			goto done;
106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
		}
		break;
	case PCI_VENDOR_ID_NVIDIA:
		/* NVidia reports that certain chips don't handle
		 * QH, ITD, or SITD addresses above 2GB.  (But TD,
		 * data buffer, and periodic schedule are normal.)
		 */
		switch (pdev->device) {
		case 0x003c:	/* MCP04 */
		case 0x005b:	/* CK804 */
		case 0x00d8:	/* CK8 */
		case 0x00e8:	/* CK8S */
			if (pci_set_consistent_dma_mask(pdev,
						DMA_31BIT_MASK) < 0)
				ehci_warn(ehci, "can't enable NVidia "
					"workaround for >2GB RAM\n");
122 123
			break;
		}
124 125
		break;
	}
126 127

	if (ehci_is_TDI(ehci))
128
		ehci_reset(ehci);
129 130 131 132 133

	/* at least the Genesys GL880S needs fixup here */
	temp = HCS_N_CC(ehci->hcs_params) * HCS_N_PCC(ehci->hcs_params);
	temp &= 0x0f;
	if (temp && HCS_N_PORTS(ehci->hcs_params) > temp) {
134
		ehci_dbg(ehci, "bogus port configuration: "
135 136 137 138 139
			"cc=%d x pcc=%d < ports=%d\n",
			HCS_N_CC(ehci->hcs_params),
			HCS_N_PCC(ehci->hcs_params),
			HCS_N_PORTS(ehci->hcs_params));

140 141 142 143 144 145 146 147 148
		switch (pdev->vendor) {
		case 0x17a0:		/* GENESYS */
			/* GL880S: should be PORTS=2 */
			temp |= (ehci->hcs_params & ~0xf);
			ehci->hcs_params = temp;
			break;
		case PCI_VENDOR_ID_NVIDIA:
			/* NF4: should be PCC=10 */
			break;
149 150 151
		}
	}

152 153
	/* Serial Bus Release Number is at PCI 0x60 offset */
	pci_read_config_byte(pdev, 0x60, &ehci->sbrn);
154

155 156 157 158 159 160 161 162 163 164
	/* Workaround current PCI init glitch:  wakeup bits aren't
	 * being set from PCI PM capability.
	 */
	if (!device_can_wakeup(&pdev->dev)) {
		u16	port_wake;

		pci_read_config_word(pdev, 0x62, &port_wake);
		if (port_wake & 0x0001)
			device_init_wakeup(&pdev->dev, 1);
	}
165

166
	retval = ehci_pci_reinit(ehci, pdev);
David Brownell's avatar
David Brownell committed
167 168
done:
	return retval;
169 170 171 172 173 174 175 176
}

/*-------------------------------------------------------------------------*/

#ifdef	CONFIG_PM

/* suspend/resume, section 4.3 */

David Brownell's avatar
David Brownell committed
177
/* These routines rely on the PCI bus glue
178 179 180
 * to handle powerdown and wakeup, and currently also on
 * transceivers that don't need any software attention to set up
 * the right sort of wakeup.
David Brownell's avatar
David Brownell committed
181
 * Also they depend on separate root hub suspend/resume.
182 183
 */

184
static int ehci_pci_suspend(struct usb_hcd *hcd, pm_message_t message)
185
{
186
	struct ehci_hcd		*ehci = hcd_to_ehci(hcd);
187 188
	unsigned long		flags;
	int			rc = 0;
189

190 191
	if (time_before(jiffies, ehci->next_statechange))
		msleep(10);
192

193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212
	/* Root hub was already suspended. Disable irq emission and
	 * mark HW unaccessible, bail out if RH has been resumed. Use
	 * the spinlock to properly synchronize with possible pending
	 * RH suspend or resume activity.
	 *
	 * This is still racy as hcd->state is manipulated outside of
	 * any locks =P But that will be a different fix.
	 */
	spin_lock_irqsave (&ehci->lock, flags);
	if (hcd->state != HC_STATE_SUSPENDED) {
		rc = -EINVAL;
		goto bail;
	}
	writel (0, &ehci->regs->intr_enable);
	(void)readl(&ehci->regs->intr_enable);

	clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
 bail:
	spin_unlock_irqrestore (&ehci->lock, flags);

David Brownell's avatar
David Brownell committed
213
	// could save FLADJ in case of Vaux power loss
214 215
	// ... we'd only use it to handle clock skew

216
	return rc;
217 218
}

219
static int ehci_pci_resume(struct usb_hcd *hcd)
220
{
221
	struct ehci_hcd		*ehci = hcd_to_ehci(hcd);
222
	unsigned		port;
223
	struct pci_dev		*pdev = to_pci_dev(hcd->self.controller);
224 225
	int			retval = -EINVAL;

David Brownell's avatar
David Brownell committed
226
	// maybe restore FLADJ
227

228 229
	if (time_before(jiffies, ehci->next_statechange))
		msleep(100);
230

231 232 233
	/* Mark hardware accessible again as we are out of D3 state by now */
	set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);

David Brownell's avatar
David Brownell committed
234
	/* If CF is clear, we lost PCI Vaux power and need to restart.  */
235
	if (readl(&ehci->regs->configured_flag) != FLAG_CF)
David Brownell's avatar
David Brownell committed
236 237
		goto restart;

238 239
	/* If any port is suspended (or owned by the companion),
	 * we know we can/must resume the HC (and mustn't reset it).
David Brownell's avatar
David Brownell committed
240
	 * We just defer that to the root hub code.
241
	 */
242
	for (port = HCS_N_PORTS(ehci->hcs_params); port > 0; ) {
243 244
		u32	status;
		port--;
245
		status = readl(&ehci->regs->port_status [port]);
246 247
		if (!(status & PORT_POWER))
			continue;
David Brownell's avatar
David Brownell committed
248 249 250
		if (status & (PORT_SUSPEND | PORT_RESUME | PORT_OWNER)) {
			usb_hcd_resume_root_hub(hcd);
			return 0;
251
		}
David Brownell's avatar
David Brownell committed
252 253 254 255
	}

restart:
	ehci_dbg(ehci, "lost power, restarting\n");
256
	usb_root_hub_lost_power(hcd->self.root_hub);
257 258

	/* Else reset, to cope with power loss or flush-to-storage
David Brownell's avatar
David Brownell committed
259
	 * style "resume" having let BIOS kick in during reboot.
260
	 */
261 262
	(void) ehci_halt(ehci);
	(void) ehci_reset(ehci);
263
	(void) ehci_pci_reinit(ehci, pdev);
David Brownell's avatar
David Brownell committed
264 265

	/* emptying the schedule aborts any urbs */
266
	spin_lock_irq(&ehci->lock);
David Brownell's avatar
David Brownell committed
267 268
	if (ehci->reclaim)
		ehci->reclaim_ready = 1;
269 270
	ehci_work(ehci, NULL);
	spin_unlock_irq(&ehci->lock);
David Brownell's avatar
David Brownell committed
271 272

	/* restart; khubd will disconnect devices */
273
	retval = ehci_run(hcd);
David Brownell's avatar
David Brownell committed
274

275
	/* here we "know" root ports should always stay powered */
276
	ehci_port_power(ehci, 1);
277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295

	return retval;
}
#endif

static const struct hc_driver ehci_pci_hc_driver = {
	.description =		hcd_name,
	.product_desc =		"EHCI Host Controller",
	.hcd_priv_size =	sizeof(struct ehci_hcd),

	/*
	 * generic hardware linkage
	 */
	.irq =			ehci_irq,
	.flags =		HCD_MEMORY | HCD_USB2,

	/*
	 * basic lifecycle operations
	 */
David Brownell's avatar
David Brownell committed
296
	.reset =		ehci_pci_setup,
297
	.start =		ehci_run,
298 299 300 301
#ifdef	CONFIG_PM
	.suspend =		ehci_pci_suspend,
	.resume =		ehci_pci_resume,
#endif
302
	.stop =			ehci_stop,
303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320

	/*
	 * managing i/o requests and associated device resources
	 */
	.urb_enqueue =		ehci_urb_enqueue,
	.urb_dequeue =		ehci_urb_dequeue,
	.endpoint_disable =	ehci_endpoint_disable,

	/*
	 * scheduling support
	 */
	.get_frame_number =	ehci_get_frame,

	/*
	 * root hub support
	 */
	.hub_status_data =	ehci_hub_status_data,
	.hub_control =		ehci_hub_control,
321 322
	.bus_suspend =		ehci_bus_suspend,
	.bus_resume =		ehci_bus_resume,
323 324 325 326 327 328 329 330 331 332 333 334
};

/*-------------------------------------------------------------------------*/

/* PCI driver selection metadata; PCI hotplugging uses this */
static const struct pci_device_id pci_ids [] = { {
	/* handle any USB 2.0 EHCI controller */
	PCI_DEVICE_CLASS(((PCI_CLASS_SERIAL_USB << 8) | 0x20), ~0),
	.driver_data =	(unsigned long) &ehci_pci_hc_driver,
	},
	{ /* end: all zeroes */ }
};
335
MODULE_DEVICE_TABLE(pci, pci_ids);
336 337 338 339 340 341 342 343 344 345 346 347 348 349 350

/* pci driver glue; this is a "new style" PCI driver module */
static struct pci_driver ehci_pci_driver = {
	.name =		(char *) hcd_name,
	.id_table =	pci_ids,

	.probe =	usb_hcd_pci_probe,
	.remove =	usb_hcd_pci_remove,

#ifdef	CONFIG_PM
	.suspend =	usb_hcd_pci_suspend,
	.resume =	usb_hcd_pci_resume,
#endif
};

351
static int __init ehci_hcd_pci_init(void)
352 353 354 355
{
	if (usb_disabled())
		return -ENODEV;

356
	pr_debug("%s: block sizes: qh %Zd qtd %Zd itd %Zd sitd %Zd\n",
357
		hcd_name,
358 359
		sizeof(struct ehci_qh), sizeof(struct ehci_qtd),
		sizeof(struct ehci_itd), sizeof(struct ehci_sitd));
360

361
	return pci_register_driver(&ehci_pci_driver);
362
}
363
module_init(ehci_hcd_pci_init);
364

365
static void __exit ehci_hcd_pci_cleanup(void)
366
{
367
	pci_unregister_driver(&ehci_pci_driver);
368
}
369
module_exit(ehci_hcd_pci_cleanup);