svm.c 109 KB
Newer Older
1 2 3 4 5 6
/*
 * Kernel-based Virtual Machine driver for Linux
 *
 * AMD SVM support
 *
 * Copyright (C) 2006 Qumranet, Inc.
7
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
8 9 10 11 12 13 14 15 16
 *
 * Authors:
 *   Yaniv Kamay  <yaniv@qumranet.com>
 *   Avi Kivity   <avi@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 */
17 18
#include <linux/kvm_host.h>

19
#include "irq.h"
20
#include "mmu.h"
21
#include "kvm_cache_regs.h"
22
#include "x86.h"
Avi Kivity's avatar
Avi Kivity committed
23

24
#include <linux/module.h>
25
#include <linux/kernel.h>
26 27
#include <linux/vmalloc.h>
#include <linux/highmem.h>
Alexey Dobriyan's avatar
Alexey Dobriyan committed
28
#include <linux/sched.h>
29
#include <linux/ftrace_event.h>
30
#include <linux/slab.h>
31

32
#include <asm/tlbflush.h>
Avi Kivity's avatar
Avi Kivity committed
33
#include <asm/desc.h>
34
#include <asm/kvm_para.h>
35

36
#include <asm/virtext.h>
37
#include "trace.h"
38

39 40
#define __ex(x) __kvm_handle_fault_on_reboot(x)

41 42 43 44 45 46 47 48 49
MODULE_AUTHOR("Qumranet");
MODULE_LICENSE("GPL");

#define IOPM_ALLOC_ORDER 2
#define MSRPM_ALLOC_ORDER 1

#define SEG_TYPE_LDT 2
#define SEG_TYPE_BUSY_TSS16 3

50 51 52 53
#define SVM_FEATURE_NPT            (1 <<  0)
#define SVM_FEATURE_LBRV           (1 <<  1)
#define SVM_FEATURE_SVML           (1 <<  2)
#define SVM_FEATURE_NRIP           (1 <<  3)
54 55 56 57
#define SVM_FEATURE_TSC_RATE       (1 <<  4)
#define SVM_FEATURE_VMCB_CLEAN     (1 <<  5)
#define SVM_FEATURE_FLUSH_ASID     (1 <<  6)
#define SVM_FEATURE_DECODE_ASSIST  (1 <<  7)
58
#define SVM_FEATURE_PAUSE_FILTER   (1 << 10)
59

60 61 62 63
#define NESTED_EXIT_HOST	0	/* Exit handled on host level */
#define NESTED_EXIT_DONE	1	/* Exit caused nested vmexit  */
#define NESTED_EXIT_CONTINUE	2	/* Further checks needed      */

64 65
#define DEBUGCTL_RESERVED_BITS (~(0x3fULL))

66
#define TSC_RATIO_RSVD          0xffffff0000000000ULL
67 68
#define TSC_RATIO_MIN		0x0000000000000001ULL
#define TSC_RATIO_MAX		0x000000ffffffffffULL
69

70 71
static bool erratum_383_found __read_mostly;

72 73 74 75 76 77 78 79 80 81 82 83
static const u32 host_save_user_msrs[] = {
#ifdef CONFIG_X86_64
	MSR_STAR, MSR_LSTAR, MSR_CSTAR, MSR_SYSCALL_MASK, MSR_KERNEL_GS_BASE,
	MSR_FS_BASE,
#endif
	MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
};

#define NR_HOST_SAVE_USER_MSRS ARRAY_SIZE(host_save_user_msrs)

struct kvm_vcpu;

84 85 86
struct nested_state {
	struct vmcb *hsave;
	u64 hsave_msr;
87
	u64 vm_cr_msr;
88 89 90 91 92 93 94
	u64 vmcb;

	/* These are the merged vectors */
	u32 *msrpm;

	/* gpa pointers to the real vectors */
	u64 vmcb_msrpm;
95
	u64 vmcb_iopm;
96

97 98 99
	/* A VMEXIT is required but not yet emulated */
	bool exit_required;

100
	/* cache for intercepts of the guest */
101
	u32 intercept_cr;
102
	u32 intercept_dr;
103 104 105
	u32 intercept_exceptions;
	u64 intercept;

106 107
	/* Nested Paging related state */
	u64 nested_cr3;
108 109
};

110 111 112
#define MSRPM_OFFSETS	16
static u32 msrpm_offsets[MSRPM_OFFSETS] __read_mostly;

113 114 115 116 117 118
/*
 * Set osvw_len to higher value when updated Revision Guides
 * are published and we know what the new status bits are
 */
static uint64_t osvw_len = 4, osvw_status;

119 120 121 122 123 124 125 126 127 128 129 130
struct vcpu_svm {
	struct kvm_vcpu vcpu;
	struct vmcb *vmcb;
	unsigned long vmcb_pa;
	struct svm_cpu_data *svm_data;
	uint64_t asid_generation;
	uint64_t sysenter_esp;
	uint64_t sysenter_eip;

	u64 next_rip;

	u64 host_user_msrs[NR_HOST_SAVE_USER_MSRS];
131
	struct {
132 133 134
		u16 fs;
		u16 gs;
		u16 ldt;
135 136
		u64 gs_base;
	} host;
137 138 139

	u32 *msrpm;

140 141
	ulong nmi_iret_rip;

142
	struct nested_state nested;
143 144

	bool nmi_singlestep;
145 146 147

	unsigned int3_injected;
	unsigned long int3_rip;
148
	u32 apf_reason;
149 150

	u64  tsc_ratio;
151 152
};

153 154 155
static DEFINE_PER_CPU(u64, current_tsc_ratio);
#define TSC_RATIO_DEFAULT	0x0100000000ULL

156 157
#define MSR_INVALID			0xffffffffU

158 159 160 161
static struct svm_direct_access_msrs {
	u32 index;   /* Index of the MSR */
	bool always; /* True if intercept is always on */
} direct_access_msrs[] = {
Brian Gerst's avatar
Brian Gerst committed
162
	{ .index = MSR_STAR,				.always = true  },
163 164 165 166 167 168 169 170 171 172 173 174 175 176
	{ .index = MSR_IA32_SYSENTER_CS,		.always = true  },
#ifdef CONFIG_X86_64
	{ .index = MSR_GS_BASE,				.always = true  },
	{ .index = MSR_FS_BASE,				.always = true  },
	{ .index = MSR_KERNEL_GS_BASE,			.always = true  },
	{ .index = MSR_LSTAR,				.always = true  },
	{ .index = MSR_CSTAR,				.always = true  },
	{ .index = MSR_SYSCALL_MASK,			.always = true  },
#endif
	{ .index = MSR_IA32_LASTBRANCHFROMIP,		.always = false },
	{ .index = MSR_IA32_LASTBRANCHTOIP,		.always = false },
	{ .index = MSR_IA32_LASTINTFROMIP,		.always = false },
	{ .index = MSR_IA32_LASTINTTOIP,		.always = false },
	{ .index = MSR_INVALID,				.always = false },
177 178
};

179 180 181 182
/* enable NPT for AMD64 and X86 with PAE */
#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
static bool npt_enabled = true;
#else
183
static bool npt_enabled;
184
#endif
185 186 187
static int npt = 1;

module_param(npt, int, S_IRUGO);
188

189
static int nested = 1;
190 191
module_param(nested, int, S_IRUGO);

192
static void svm_flush_tlb(struct kvm_vcpu *vcpu);
193
static void svm_complete_interrupts(struct vcpu_svm *svm);
194

195
static int nested_svm_exit_handled(struct vcpu_svm *svm);
196
static int nested_svm_intercept(struct vcpu_svm *svm);
197 198 199
static int nested_svm_vmexit(struct vcpu_svm *svm);
static int nested_svm_check_exception(struct vcpu_svm *svm, unsigned nr,
				      bool has_error_code, u32 error_code);
200
static u64 __scale_tsc(u64 ratio, u64 tsc);
201

202
enum {
203 204
	VMCB_INTERCEPTS, /* Intercept vectors, TSC offset,
			    pause filter count */
205
	VMCB_PERM_MAP,   /* IOPM Base and MSRPM Base */
206
	VMCB_ASID,	 /* ASID */
207
	VMCB_INTR,	 /* int_ctl, int_vector */
208
	VMCB_NPT,        /* npt_en, nCR3, gPAT */
209
	VMCB_CR,	 /* CR0, CR3, CR4, EFER */
210
	VMCB_DR,         /* DR6, DR7 */
211
	VMCB_DT,         /* GDT, IDT */
212
	VMCB_SEG,        /* CS, DS, SS, ES, CPL */
213
	VMCB_CR2,        /* CR2 only */
214
	VMCB_LBR,        /* DBGCTL, BR_FROM, BR_TO, LAST_EX_FROM, LAST_EX_TO */
215 216 217
	VMCB_DIRTY_MAX,
};

218 219
/* TPR and CR2 are always written before VMRUN */
#define VMCB_ALWAYS_DIRTY_MASK	((1U << VMCB_INTR) | (1U << VMCB_CR2))
220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236

static inline void mark_all_dirty(struct vmcb *vmcb)
{
	vmcb->control.clean = 0;
}

static inline void mark_all_clean(struct vmcb *vmcb)
{
	vmcb->control.clean = ((1 << VMCB_DIRTY_MAX) - 1)
			       & ~VMCB_ALWAYS_DIRTY_MASK;
}

static inline void mark_dirty(struct vmcb *vmcb, int bit)
{
	vmcb->control.clean &= ~(1 << bit);
}

237 238
static inline struct vcpu_svm *to_svm(struct kvm_vcpu *vcpu)
{
239
	return container_of(vcpu, struct vcpu_svm, vcpu);
240 241
}

242 243 244 245 246
static void recalc_intercepts(struct vcpu_svm *svm)
{
	struct vmcb_control_area *c, *h;
	struct nested_state *g;

247 248
	mark_dirty(svm->vmcb, VMCB_INTERCEPTS);

249 250 251 252 253 254 255
	if (!is_guest_mode(&svm->vcpu))
		return;

	c = &svm->vmcb->control;
	h = &svm->nested.hsave->control;
	g = &svm->nested;

256
	c->intercept_cr = h->intercept_cr | g->intercept_cr;
257
	c->intercept_dr = h->intercept_dr | g->intercept_dr;
258 259 260 261
	c->intercept_exceptions = h->intercept_exceptions | g->intercept_exceptions;
	c->intercept = h->intercept | g->intercept;
}

262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
static inline struct vmcb *get_host_vmcb(struct vcpu_svm *svm)
{
	if (is_guest_mode(&svm->vcpu))
		return svm->nested.hsave;
	else
		return svm->vmcb;
}

static inline void set_cr_intercept(struct vcpu_svm *svm, int bit)
{
	struct vmcb *vmcb = get_host_vmcb(svm);

	vmcb->control.intercept_cr |= (1U << bit);

	recalc_intercepts(svm);
}

static inline void clr_cr_intercept(struct vcpu_svm *svm, int bit)
{
	struct vmcb *vmcb = get_host_vmcb(svm);

	vmcb->control.intercept_cr &= ~(1U << bit);

	recalc_intercepts(svm);
}

static inline bool is_cr_intercept(struct vcpu_svm *svm, int bit)
{
	struct vmcb *vmcb = get_host_vmcb(svm);

	return vmcb->control.intercept_cr & (1U << bit);
}

295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312
static inline void set_dr_intercept(struct vcpu_svm *svm, int bit)
{
	struct vmcb *vmcb = get_host_vmcb(svm);

	vmcb->control.intercept_dr |= (1U << bit);

	recalc_intercepts(svm);
}

static inline void clr_dr_intercept(struct vcpu_svm *svm, int bit)
{
	struct vmcb *vmcb = get_host_vmcb(svm);

	vmcb->control.intercept_dr &= ~(1U << bit);

	recalc_intercepts(svm);
}

313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330
static inline void set_exception_intercept(struct vcpu_svm *svm, int bit)
{
	struct vmcb *vmcb = get_host_vmcb(svm);

	vmcb->control.intercept_exceptions |= (1U << bit);

	recalc_intercepts(svm);
}

static inline void clr_exception_intercept(struct vcpu_svm *svm, int bit)
{
	struct vmcb *vmcb = get_host_vmcb(svm);

	vmcb->control.intercept_exceptions &= ~(1U << bit);

	recalc_intercepts(svm);
}

331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348
static inline void set_intercept(struct vcpu_svm *svm, int bit)
{
	struct vmcb *vmcb = get_host_vmcb(svm);

	vmcb->control.intercept |= (1ULL << bit);

	recalc_intercepts(svm);
}

static inline void clr_intercept(struct vcpu_svm *svm, int bit)
{
	struct vmcb *vmcb = get_host_vmcb(svm);

	vmcb->control.intercept &= ~(1ULL << bit);

	recalc_intercepts(svm);
}

349 350 351 352 353 354 355 356 357 358 359 360 361 362 363
static inline void enable_gif(struct vcpu_svm *svm)
{
	svm->vcpu.arch.hflags |= HF_GIF_MASK;
}

static inline void disable_gif(struct vcpu_svm *svm)
{
	svm->vcpu.arch.hflags &= ~HF_GIF_MASK;
}

static inline bool gif_set(struct vcpu_svm *svm)
{
	return !!(svm->vcpu.arch.hflags & HF_GIF_MASK);
}

364
static unsigned long iopm_base;
365 366 367 368

struct kvm_ldttss_desc {
	u16 limit0;
	u16 base0;
369 370
	unsigned base1:8, type:5, dpl:2, p:1;
	unsigned limit1:4, zero0:3, g:1, base2:8;
371 372 373 374 375 376 377
	u32 base3;
	u32 zero1;
} __attribute__((packed));

struct svm_cpu_data {
	int cpu;

Avi Kivity's avatar
Avi Kivity committed
378 379 380
	u64 asid_generation;
	u32 max_asid;
	u32 next_asid;
381 382 383 384 385 386 387 388 389 390 391 392 393 394
	struct kvm_ldttss_desc *tss_desc;

	struct page *save_area;
};

static DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);

struct svm_init_data {
	int cpu;
	int r;
};

static u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};

395
#define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
396 397 398
#define MSRS_RANGE_SIZE 2048
#define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)

399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419
static u32 svm_msrpm_offset(u32 msr)
{
	u32 offset;
	int i;

	for (i = 0; i < NUM_MSR_MAPS; i++) {
		if (msr < msrpm_ranges[i] ||
		    msr >= msrpm_ranges[i] + MSRS_IN_RANGE)
			continue;

		offset  = (msr - msrpm_ranges[i]) / 4; /* 4 msrs per u8 */
		offset += (i * MSRS_RANGE_SIZE);       /* add range offset */

		/* Now we have the u8 offset - but need the u32 offset */
		return offset / 4;
	}

	/* MSR not in any range */
	return MSR_INVALID;
}

420 421 422 423
#define MAX_INST_SIZE 15

static inline void clgi(void)
{
424
	asm volatile (__ex(SVM_CLGI));
425 426 427 428
}

static inline void stgi(void)
{
429
	asm volatile (__ex(SVM_STGI));
430 431 432 433
}

static inline void invlpga(unsigned long addr, u32 asid)
{
434
	asm volatile (__ex(SVM_INVLPGA) : : "a"(addr), "c"(asid));
435 436
}

437 438 439 440 441 442 443 444 445
static int get_npt_level(void)
{
#ifdef CONFIG_X86_64
	return PT64_ROOT_LEVEL;
#else
	return PT32E_ROOT_LEVEL;
#endif
}

446 447
static void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
{
448
	vcpu->arch.efer = efer;
449
	if (!npt_enabled && !(efer & EFER_LMA))
450
		efer &= ~EFER_LME;
451

452
	to_svm(vcpu)->vmcb->save.efer = efer | EFER_SVME;
453
	mark_dirty(to_svm(vcpu)->vmcb, VMCB_CR);
454 455 456 457 458 459 460 461
}

static int is_external_interrupt(u32 info)
{
	info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
	return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
}

462 463 464 465 466 467
static u32 svm_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u32 ret = 0;

	if (svm->vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK)
468
		ret |= KVM_X86_SHADOW_INT_STI | KVM_X86_SHADOW_INT_MOV_SS;
469 470 471 472 473 474 475 476 477 478 479 480 481 482
	return ret & mask;
}

static void svm_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (mask == 0)
		svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
	else
		svm->vmcb->control.int_state |= SVM_INTERRUPT_SHADOW_MASK;

}

483 484
static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
{
485 486
	struct vcpu_svm *svm = to_svm(vcpu);

487 488 489
	if (svm->vmcb->control.next_rip != 0)
		svm->next_rip = svm->vmcb->control.next_rip;

490
	if (!svm->next_rip) {
491
		if (emulate_instruction(vcpu, EMULTYPE_SKIP) !=
492 493
				EMULATE_DONE)
			printk(KERN_DEBUG "%s: NOP\n", __func__);
494 495
		return;
	}
496 497 498
	if (svm->next_rip - kvm_rip_read(vcpu) > MAX_INST_SIZE)
		printk(KERN_ERR "%s: ip 0x%lx next 0x%llx\n",
		       __func__, kvm_rip_read(vcpu), svm->next_rip);
499

500
	kvm_rip_write(vcpu, svm->next_rip);
501
	svm_set_interrupt_shadow(vcpu, 0);
502 503
}

504
static void svm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
505 506
				bool has_error_code, u32 error_code,
				bool reinject)
507 508 509
{
	struct vcpu_svm *svm = to_svm(vcpu);

510 511 512 513
	/*
	 * If we are within a nested VM we'd better #VMEXIT and let the guest
	 * handle the exception
	 */
514 515
	if (!reinject &&
	    nested_svm_check_exception(svm, nr, has_error_code, error_code))
516 517
		return;

518
	if (nr == BP_VECTOR && !static_cpu_has(X86_FEATURE_NRIPS)) {
519 520 521 522 523 524 525 526 527 528 529 530 531 532 533
		unsigned long rip, old_rip = kvm_rip_read(&svm->vcpu);

		/*
		 * For guest debugging where we have to reinject #BP if some
		 * INT3 is guest-owned:
		 * Emulate nRIP by moving RIP forward. Will fail if injection
		 * raises a fault that is not intercepted. Still better than
		 * failing in all cases.
		 */
		skip_emulated_instruction(&svm->vcpu);
		rip = kvm_rip_read(&svm->vcpu);
		svm->int3_rip = rip + svm->vmcb->save.cs.base;
		svm->int3_injected = rip - old_rip;
	}

534 535 536 537 538 539 540
	svm->vmcb->control.event_inj = nr
		| SVM_EVTINJ_VALID
		| (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
		| SVM_EVTINJ_TYPE_EXEPT;
	svm->vmcb->control.event_inj_err = error_code;
}

541 542 543 544 545 546
static void svm_init_erratum_383(void)
{
	u32 low, high;
	int err;
	u64 val;

547
	if (!cpu_has_amd_erratum(amd_erratum_383))
548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564
		return;

	/* Use _safe variants to not break nested virtualization */
	val = native_read_msr_safe(MSR_AMD64_DC_CFG, &err);
	if (err)
		return;

	val |= (1ULL << 47);

	low  = lower_32_bits(val);
	high = upper_32_bits(val);

	native_write_msr_safe(MSR_AMD64_DC_CFG, low, high);

	erratum_383_found = true;
}

565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585
static void svm_init_osvw(struct kvm_vcpu *vcpu)
{
	/*
	 * Guests should see errata 400 and 415 as fixed (assuming that
	 * HLT and IO instructions are intercepted).
	 */
	vcpu->arch.osvw.length = (osvw_len >= 3) ? (osvw_len) : 3;
	vcpu->arch.osvw.status = osvw_status & ~(6ULL);

	/*
	 * By increasing VCPU's osvw.length to 3 we are telling the guest that
	 * all osvw.status bits inside that length, including bit 0 (which is
	 * reserved for erratum 298), are valid. However, if host processor's
	 * osvw_len is 0 then osvw_status[0] carries no information. We need to
	 * be conservative here and therefore we tell the guest that erratum 298
	 * is present (because we really don't know).
	 */
	if (osvw_len == 0 && boot_cpu_data.x86 == 0x10)
		vcpu->arch.osvw.status |= 1;
}

586 587
static int has_svm(void)
{
588
	const char *msg;
589

590
	if (!cpu_has_svm(&msg)) {
591
		printk(KERN_INFO "has_svm: %s\n", msg);
592 593 594 595 596 597 598 599
		return 0;
	}

	return 1;
}

static void svm_hardware_disable(void *garbage)
{
600 601 602 603
	/* Make sure we clean up behind us */
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR))
		wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);

604
	cpu_svm_disable();
605 606
}

607
static int svm_hardware_enable(void *garbage)
608 609
{

610
	struct svm_cpu_data *sd;
611
	uint64_t efer;
612
	struct desc_ptr gdt_descr;
613 614 615
	struct desc_struct *gdt;
	int me = raw_smp_processor_id();

616 617 618 619
	rdmsrl(MSR_EFER, efer);
	if (efer & EFER_SVME)
		return -EBUSY;

620
	if (!has_svm()) {
621 622
		printk(KERN_ERR "svm_hardware_enable: err EOPNOTSUPP on %d\n",
		       me);
623
		return -EINVAL;
624
	}
625
	sd = per_cpu(svm_data, me);
626

627
	if (!sd) {
628
		printk(KERN_ERR "svm_hardware_enable: svm_data is NULL on %d\n",
629
		       me);
630
		return -EINVAL;
631 632
	}

633 634 635
	sd->asid_generation = 1;
	sd->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
	sd->next_asid = sd->max_asid + 1;
636

637
	native_store_gdt(&gdt_descr);
638
	gdt = (struct desc_struct *)gdt_descr.address;
639
	sd->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
640

641
	wrmsrl(MSR_EFER, efer | EFER_SVME);
642

643
	wrmsrl(MSR_VM_HSAVE_PA, page_to_pfn(sd->save_area) << PAGE_SHIFT);
644

645 646 647 648 649
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
		wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);
		__get_cpu_var(current_tsc_ratio) = TSC_RATIO_DEFAULT;
	}

650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679

	/*
	 * Get OSVW bits.
	 *
	 * Note that it is possible to have a system with mixed processor
	 * revisions and therefore different OSVW bits. If bits are not the same
	 * on different processors then choose the worst case (i.e. if erratum
	 * is present on one processor and not on another then assume that the
	 * erratum is present everywhere).
	 */
	if (cpu_has(&boot_cpu_data, X86_FEATURE_OSVW)) {
		uint64_t len, status = 0;
		int err;

		len = native_read_msr_safe(MSR_AMD64_OSVW_ID_LENGTH, &err);
		if (!err)
			status = native_read_msr_safe(MSR_AMD64_OSVW_STATUS,
						      &err);

		if (err)
			osvw_status = osvw_len = 0;
		else {
			if (len < osvw_len)
				osvw_len = len;
			osvw_status |= status;
			osvw_status &= (1ULL << osvw_len) - 1;
		}
	} else
		osvw_status = osvw_len = 0;

680 681
	svm_init_erratum_383();

682
	return 0;
683 684
}

685 686
static void svm_cpu_uninit(int cpu)
{
687
	struct svm_cpu_data *sd = per_cpu(svm_data, raw_smp_processor_id());
688

689
	if (!sd)
690 691 692
		return;

	per_cpu(svm_data, raw_smp_processor_id()) = NULL;
693 694
	__free_page(sd->save_area);
	kfree(sd);
695 696
}

697 698
static int svm_cpu_init(int cpu)
{
699
	struct svm_cpu_data *sd;
700 701
	int r;

702 703
	sd = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
	if (!sd)
704
		return -ENOMEM;
705 706
	sd->cpu = cpu;
	sd->save_area = alloc_page(GFP_KERNEL);
707
	r = -ENOMEM;
708
	if (!sd->save_area)
709 710
		goto err_1;

711
	per_cpu(svm_data, cpu) = sd;
712 713 714 715

	return 0;

err_1:
716
	kfree(sd);
717 718 719 720
	return r;

}

721 722 723 724 725 726 727 728 729 730 731
static bool valid_msr_intercept(u32 index)
{
	int i;

	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++)
		if (direct_access_msrs[i].index == index)
			return true;

	return false;
}

732 733
static void set_msr_interception(u32 *msrpm, unsigned msr,
				 int read, int write)
734
{
735 736 737
	u8 bit_read, bit_write;
	unsigned long tmp;
	u32 offset;
738

739 740 741 742 743 744
	/*
	 * If this warning triggers extend the direct_access_msrs list at the
	 * beginning of the file
	 */
	WARN_ON(!valid_msr_intercept(msr));

745 746 747 748 749 750 751 752 753 754 755
	offset    = svm_msrpm_offset(msr);
	bit_read  = 2 * (msr & 0x0f);
	bit_write = 2 * (msr & 0x0f) + 1;
	tmp       = msrpm[offset];

	BUG_ON(offset == MSR_INVALID);

	read  ? clear_bit(bit_read,  &tmp) : set_bit(bit_read,  &tmp);
	write ? clear_bit(bit_write, &tmp) : set_bit(bit_write, &tmp);

	msrpm[offset] = tmp;
756 757
}

758
static void svm_vcpu_init_msrpm(u32 *msrpm)
759 760 761
{
	int i;

762 763
	memset(msrpm, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));

764 765 766 767 768 769
	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		if (!direct_access_msrs[i].always)
			continue;

		set_msr_interception(msrpm, direct_access_msrs[i].index, 1, 1);
	}
770 771
}

772 773 774 775 776 777 778 779
static void add_msr_offset(u32 offset)
{
	int i;

	for (i = 0; i < MSRPM_OFFSETS; ++i) {

		/* Offset already in list? */
		if (msrpm_offsets[i] == offset)
780
			return;
781 782 783 784 785 786 787 788 789

		/* Slot used by another offset? */
		if (msrpm_offsets[i] != MSR_INVALID)
			continue;

		/* Add offset to list */
		msrpm_offsets[i] = offset;

		return;
790
	}
791 792 793 794 795

	/*
	 * If this BUG triggers the msrpm_offsets table has an overflow. Just
	 * increase MSRPM_OFFSETS in this case.
	 */
796
	BUG();
797 798
}

799
static void init_msrpm_offsets(void)
800
{
801
	int i;
802

803 804 805 806 807 808 809 810 811 812
	memset(msrpm_offsets, 0xff, sizeof(msrpm_offsets));

	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		u32 offset;

		offset = svm_msrpm_offset(direct_access_msrs[i].index);
		BUG_ON(offset == MSR_INVALID);

		add_msr_offset(offset);
	}
813 814
}

815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836
static void svm_enable_lbrv(struct vcpu_svm *svm)
{
	u32 *msrpm = svm->msrpm;

	svm->vmcb->control.lbr_ctl = 1;
	set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
	set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
	set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
	set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
}

static void svm_disable_lbrv(struct vcpu_svm *svm)
{
	u32 *msrpm = svm->msrpm;

	svm->vmcb->control.lbr_ctl = 0;
	set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
	set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
	set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
	set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
}

837 838 839 840
static __init int svm_hardware_setup(void)
{
	int cpu;
	struct page *iopm_pages;
841
	void *iopm_va;
842 843 844 845 846 847
	int r;

	iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);

	if (!iopm_pages)
		return -ENOMEM;
848 849 850

	iopm_va = page_address(iopm_pages);
	memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
851 852
	iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;

853 854
	init_msrpm_offsets();

855 856 857
	if (boot_cpu_has(X86_FEATURE_NX))
		kvm_enable_efer_bits(EFER_NX);

Alexander Graf's avatar
Alexander Graf committed
858 859 860
	if (boot_cpu_has(X86_FEATURE_FXSR_OPT))
		kvm_enable_efer_bits(EFER_FFXSR);

861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877
	if (boot_cpu_has(X86_FEATURE_TSCRATEMSR)) {
		u64 max;

		kvm_has_tsc_control = true;

		/*
		 * Make sure the user can only configure tsc_khz values that
		 * fit into a signed integer.
		 * A min value is not calculated needed because it will always
		 * be 1 on all machines and a value of 0 is used to disable
		 * tsc-scaling for the vcpu.
		 */
		max = min(0x7fffffffULL, __scale_tsc(tsc_khz, TSC_RATIO_MAX));

		kvm_max_guest_tsc_khz = max;
	}

878 879
	if (nested) {
		printk(KERN_INFO "kvm: Nested Virtualization enabled\n");
880
		kvm_enable_efer_bits(EFER_SVME | EFER_LMSLE);
881 882
	}

Zachary Amsden's avatar
Zachary Amsden committed
883
	for_each_possible_cpu(cpu) {
884 885
		r = svm_cpu_init(cpu);
		if (r)
886
			goto err;
887
	}
888

889
	if (!boot_cpu_has(X86_FEATURE_NPT))
890 891
		npt_enabled = false;

892 893 894 895 896
	if (npt_enabled && !npt) {
		printk(KERN_INFO "kvm: Nested Paging disabled\n");
		npt_enabled = false;
	}

897
	if (npt_enabled) {
898
		printk(KERN_INFO "kvm: Nested Paging enabled\n");
899
		kvm_enable_tdp();
900 901
	} else
		kvm_disable_tdp();
902

903 904
	return 0;

905
err:
906 907 908 909 910 911 912
	__free_pages(iopm_pages, IOPM_ALLOC_ORDER);
	iopm_base = 0;
	return r;
}

static __exit void svm_hardware_unsetup(void)
{
913 914
	int cpu;

Zachary Amsden's avatar
Zachary Amsden committed
915
	for_each_possible_cpu(cpu)
916 917
		svm_cpu_uninit(cpu);

918
	__free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
919
	iopm_base = 0;
920 921 922 923 924 925
}

static void init_seg(struct vmcb_seg *seg)
{
	seg->selector = 0;
	seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
926
		      SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
927 928 929 930 931 932 933 934 935 936 937 938
	seg->limit = 0xffff;
	seg->base = 0;
}

static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
{
	seg->selector = 0;
	seg->attrib = SVM_SELECTOR_P_MASK | type;
	seg->limit = 0xffff;
	seg->base = 0;
}

939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964
static u64 __scale_tsc(u64 ratio, u64 tsc)
{
	u64 mult, frac, _tsc;

	mult  = ratio >> 32;
	frac  = ratio & ((1ULL << 32) - 1);

	_tsc  = tsc;
	_tsc *= mult;
	_tsc += (tsc >> 32) * frac;
	_tsc += ((tsc & ((1ULL << 32) - 1)) * frac) >> 32;

	return _tsc;
}

static u64 svm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u64 _tsc = tsc;

	if (svm->tsc_ratio != TSC_RATIO_DEFAULT)
		_tsc = __scale_tsc(svm->tsc_ratio, tsc);

	return _tsc;
}

965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996
static void svm_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u64 ratio;
	u64 khz;

	/* TSC scaling supported? */
	if (!boot_cpu_has(X86_FEATURE_TSCRATEMSR))
		return;

	/* TSC-Scaling disabled or guest TSC same frequency as host TSC? */
	if (user_tsc_khz == 0) {
		vcpu->arch.virtual_tsc_khz = 0;
		svm->tsc_ratio = TSC_RATIO_DEFAULT;
		return;
	}

	khz = user_tsc_khz;

	/* TSC scaling required  - calculate ratio */
	ratio = khz << 32;
	do_div(ratio, tsc_khz);

	if (ratio == 0 || ratio & TSC_RATIO_RSVD) {
		WARN_ONCE(1, "Invalid TSC ratio - virtual-tsc-khz=%u\n",
				user_tsc_khz);
		return;
	}
	vcpu->arch.virtual_tsc_khz = user_tsc_khz;
	svm->tsc_ratio             = ratio;
}

997 998 999 1000 1001
static void svm_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u64 g_tsc_offset = 0;

1002
	if (is_guest_mode(vcpu)) {
1003 1004 1005 1006 1007 1008
		g_tsc_offset = svm->vmcb->control.tsc_offset -
			       svm->nested.hsave->control.tsc_offset;
		svm->nested.hsave->control.tsc_offset = offset;
	}

	svm->vmcb->control.tsc_offset = offset + g_tsc_offset;
1009 1010

	mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
1011 1012
}

Zachary Amsden's avatar
Zachary Amsden committed
1013 1014 1015 1016 1017
static void svm_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	svm->vmcb->control.tsc_offset += adjustment;
1018
	if (is_guest_mode(vcpu))
Zachary Amsden's avatar
Zachary Amsden committed
1019
		svm->nested.hsave->control.tsc_offset += adjustment;
1020
	mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
Zachary Amsden's avatar
Zachary Amsden committed
1021 1022
}

1023 1024 1025 1026 1027 1028 1029 1030 1031
static u64 svm_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
{
	u64 tsc;

	tsc = svm_scale_tsc(vcpu, native_read_tsc());

	return target_tsc - tsc;
}

1032
static void init_vmcb(struct vcpu_svm *svm)
1033
{
1034 1035
	struct vmcb_control_area *control = &svm->vmcb->control;
	struct vmcb_save_area *save = &svm->vmcb->save;
1036

1037
	svm->vcpu.fpu_active = 1;
1038
	svm->vcpu.arch.hflags = 0;
1039

1040 1041 1042 1043 1044 1045 1046
	set_cr_intercept(svm, INTERCEPT_CR0_READ);
	set_cr_intercept(svm, INTERCEPT_CR3_READ);
	set_cr_intercept(svm, INTERCEPT_CR4_READ);
	set_cr_intercept(svm, INTERCEPT_CR0_WRITE);
	set_cr_intercept(svm, INTERCEPT_CR3_WRITE);
	set_cr_intercept(svm, INTERCEPT_CR4_WRITE);
	set_cr_intercept(svm, INTERCEPT_CR8_WRITE);
1047

1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
	set_dr_intercept(svm, INTERCEPT_DR0_READ);
	set_dr_intercept(svm, INTERCEPT_DR1_READ);
	set_dr_intercept(svm, INTERCEPT_DR2_READ);
	set_dr_intercept(svm, INTERCEPT_DR3_READ);
	set_dr_intercept(svm, INTERCEPT_DR4_READ);
	set_dr_intercept(svm, INTERCEPT_DR5_READ);
	set_dr_intercept(svm, INTERCEPT_DR6_READ);
	set_dr_intercept(svm, INTERCEPT_DR7_READ);

	set_dr_intercept(svm, INTERCEPT_DR0_WRITE);
	set_dr_intercept(svm, INTERCEPT_DR1_WRITE);
	set_dr_intercept(svm, INTERCEPT_DR2_WRITE);
	set_dr_intercept(svm, INTERCEPT_DR3_WRITE);
	set_dr_intercept(svm, INTERCEPT_DR4_WRITE);
	set_dr_intercept(svm, INTERCEPT_DR5_WRITE);
	set_dr_intercept(svm, INTERCEPT_DR6_WRITE);
	set_dr_intercept(svm, INTERCEPT_DR7_WRITE);
1065

1066 1067 1068
	set_exception_intercept(svm, PF_VECTOR);
	set_exception_intercept(svm, UD_VECTOR);
	set_exception_intercept(svm, MC_VECTOR);
1069

1070 1071 1072 1073
	set_intercept(svm, INTERCEPT_INTR);
	set_intercept(svm, INTERCEPT_NMI);
	set_intercept(svm, INTERCEPT_SMI);
	set_intercept(svm, INTERCEPT_SELECTIVE_CR0);
Avi Kivity's avatar
Avi Kivity committed
1074
	set_intercept(svm, INTERCEPT_RDPMC);
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
	set_intercept(svm, INTERCEPT_CPUID);
	set_intercept(svm, INTERCEPT_INVD);
	set_intercept(svm, INTERCEPT_HLT);
	set_intercept(svm, INTERCEPT_INVLPG);
	set_intercept(svm, INTERCEPT_INVLPGA);
	set_intercept(svm, INTERCEPT_IOIO_PROT);
	set_intercept(svm, INTERCEPT_MSR_PROT);
	set_intercept(svm, INTERCEPT_TASK_SWITCH);
	set_intercept(svm, INTERCEPT_SHUTDOWN);
	set_intercept(svm, INTERCEPT_VMRUN);
	set_intercept(svm, INTERCEPT_VMMCALL);
	set_intercept(svm, INTERCEPT_VMLOAD);
	set_intercept(svm, INTERCEPT_VMSAVE);
	set_intercept(svm, INTERCEPT_STGI);
	set_intercept(svm, INTERCEPT_CLGI);
	set_intercept(svm, INTERCEPT_SKINIT);
	set_intercept(svm, INTERCEPT_WBINVD);
	set_intercept(svm, INTERCEPT_MONITOR);
	set_intercept(svm, INTERCEPT_MWAIT);
1094
	set_intercept(svm, INTERCEPT_XSETBV);
1095 1096

	control->iopm_base_pa = iopm_base;
1097
	control->msrpm_base_pa = __pa(svm->msrpm);
1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110
	control->int_ctl = V_INTR_MASKING_MASK;

	init_seg(&save->es);
	init_seg(&save->ss);
	init_seg(&save->ds);
	init_seg(&save->fs);
	init_seg(&save->gs);

	save->cs.selector = 0xf000;
	/* Executable/Readable Code Segment */
	save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
		SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
	save->cs.limit = 0xffff;
1111 1112 1113 1114 1115 1116 1117
	/*
	 * cs.base should really be 0xffff0000, but vmx can't handle that, so
	 * be consistent with it.
	 *
	 * Replace when we have real mode working for vmx.
	 */
	save->cs.base = 0xf0000;
1118 1119 1120 1121 1122 1123 1124

	save->gdtr.limit = 0xffff;
	save->idtr.limit = 0xffff;

	init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
	init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);

1125
	svm_set_efer(&svm->vcpu, 0);
Mike Day's avatar
Mike Day committed
1126
	save->dr6 = 0xffff0ff0;
1127
	save->dr7 = 0x400;
1128
	kvm_set_rflags(&svm->vcpu, 2);
1129
	save->rip = 0x0000fff0;
1130
	svm->vcpu.arch.regs[VCPU_REGS_RIP] = save->rip;
1131

1132 1133
	/*
	 * This is the guest-visible cr0 value.
1134
	 * svm_set_cr0() sets PG and WP and clears NW and CD on save->cr0.
1135
	 */
1136 1137
	svm->vcpu.arch.cr0 = 0;
	(void)kvm_set_cr0(&svm->vcpu, X86_CR0_NW | X86_CR0_CD | X86_CR0_ET);
1138

1139
	save->cr4 = X86_CR4_PAE;
1140
	/* rdx = ?? */
1141 1142 1143 1144

	if (npt_enabled) {
		/* Setup VMCB for Nested Paging */
		control->nested_ctl = 1;
1145
		clr_intercept(svm, INTERCEPT_INVLPG);
1146
		clr_exception_intercept(svm, PF_VECTOR);
1147 1148
		clr_cr_intercept(svm, INTERCEPT_CR3_READ);
		clr_cr_intercept(svm, INTERCEPT_CR3_WRITE);
1149 1150 1151 1152
		save->g_pat = 0x0007040600070406ULL;
		save->cr3 = 0;
		save->cr4 = 0;
	}
1153
	svm->asid_generation = 0;
1154

1155
	svm->nested.vmcb = 0;
1156 1157
	svm->vcpu.arch.hflags = 0;

1158
	if (boot_cpu_has(X86_FEATURE_PAUSEFILTER)) {
1159
		control->pause_filter_count = 3000;
1160
		set_intercept(svm, INTERCEPT_PAUSE);
1161 1162
	}

1163 1164
	mark_all_dirty(svm->vmcb);

1165
	enable_gif(svm);
1166 1167
}

1168
static int svm_vcpu_reset(struct kvm_vcpu *vcpu)
1169 1170 1171
{
	struct vcpu_svm *svm = to_svm(vcpu);

1172
	init_vmcb(svm);
1173

1174
	if (!kvm_vcpu_is_bsp(vcpu)) {
1175
		kvm_rip_write(vcpu, 0);
1176 1177
		svm->vmcb->save.cs.base = svm->vcpu.arch.sipi_vector << 12;
		svm->vmcb->save.cs.selector = svm->vcpu.arch.sipi_vector << 8;
1178
	}
1179 1180
	vcpu->arch.regs_avail = ~0;
	vcpu->arch.regs_dirty = ~0;
1181 1182

	return 0;
1183 1184
}

1185
static struct kvm_vcpu *svm_create_vcpu(struct kvm *kvm, unsigned int id)
1186
{
1187
	struct vcpu_svm *svm;
1188
	struct page *page;
1189
	struct page *msrpm_pages;
Alexander Graf's avatar
Alexander Graf committed
1190
	struct page *hsave_page;
Alexander Graf's avatar
Alexander Graf committed
1191
	struct page *nested_msrpm_pages;
1192
	int err;
1193

1194
	svm = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
1195 1196 1197 1198 1199
	if (!svm) {
		err = -ENOMEM;
		goto out;
	}

1200 1201
	svm->tsc_ratio = TSC_RATIO_DEFAULT;

1202 1203 1204 1205
	err = kvm_vcpu_init(&svm->vcpu, kvm, id);
	if (err)
		goto free_svm;

1206
	err = -ENOMEM;
1207
	page = alloc_page(GFP_KERNEL);
1208
	if (!page)
1209
		goto uninit;
1210

1211 1212
	msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
	if (!msrpm_pages)
1213
		goto free_page1;
Alexander Graf's avatar
Alexander Graf committed
1214 1215 1216

	nested_msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
	if (!nested_msrpm_pages)
1217
		goto free_page2;
1218

Alexander Graf's avatar
Alexander Graf committed
1219 1220
	hsave_page = alloc_page(GFP_KERNEL);
	if (!hsave_page)
1221 1222
		goto free_page3;

1223
	svm->nested.hsave = page_address(hsave_page);
Alexander Graf's avatar
Alexander Graf committed
1224

1225 1226 1227
	svm->msrpm = page_address(msrpm_pages);
	svm_vcpu_init_msrpm(svm->msrpm);

1228
	svm->nested.msrpm = page_address(nested_msrpm_pages);
1229
	svm_vcpu_init_msrpm(svm->nested.msrpm);
Alexander Graf's avatar
Alexander Graf committed
1230

1231 1232 1233 1234
	svm->vmcb = page_address(page);
	clear_page(svm->vmcb);
	svm->vmcb_pa = page_to_pfn(page) << PAGE_SHIFT;
	svm->asid_generation = 0;
1235
	init_vmcb(svm);
1236
	kvm_write_tsc(&svm->vcpu, 0);
1237

1238 1239 1240 1241
	err = fx_init(&svm->vcpu);
	if (err)
		goto free_page4;

1242
	svm->vcpu.arch.apic_base = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
1243
	if (kvm_vcpu_is_bsp(&svm->vcpu))
1244
		svm->vcpu.arch.apic_base |= MSR_IA32_APICBASE_BSP;
1245

1246 1247
	svm_init_osvw(&svm->vcpu);

1248
	return &svm->vcpu;
1249

1250 1251
free_page4:
	__free_page(hsave_page);
1252 1253 1254 1255 1256 1257
free_page3:
	__free_pages(nested_msrpm_pages, MSRPM_ALLOC_ORDER);
free_page2:
	__free_pages(msrpm_pages, MSRPM_ALLOC_ORDER);
free_page1:
	__free_page(page);
1258 1259 1260
uninit:
	kvm_vcpu_uninit(&svm->vcpu);
free_svm:
1261
	kmem_cache_free(kvm_vcpu_cache, svm);
1262 1263
out:
	return ERR_PTR(err);
1264 1265 1266 1267
}

static void svm_free_vcpu(struct kvm_vcpu *vcpu)
{
1268 1269
	struct vcpu_svm *svm = to_svm(vcpu);

1270
	__free_page(pfn_to_page(svm->vmcb_pa >> PAGE_SHIFT));
1271
	__free_pages(virt_to_page(svm->msrpm), MSRPM_ALLOC_ORDER);
1272 1273
	__free_page(virt_to_page(svm->nested.hsave));
	__free_pages(virt_to_page(svm->nested.msrpm), MSRPM_ALLOC_ORDER);
1274
	kvm_vcpu_uninit(vcpu);
1275
	kmem_cache_free(kvm_vcpu_cache, svm);
1276 1277
}

1278
static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1279
{
1280
	struct vcpu_svm *svm = to_svm(vcpu);
1281
	int i;
1282 1283

	if (unlikely(cpu != vcpu->cpu)) {
1284
		svm->asid_generation = 0;
1285
		mark_all_dirty(svm->vmcb);
1286
	}
1287

1288 1289 1290
#ifdef CONFIG_X86_64
	rdmsrl(MSR_GS_BASE, to_svm(vcpu)->host.gs_base);
#endif
1291 1292 1293 1294
	savesegment(fs, svm->host.fs);
	savesegment(gs, svm->host.gs);
	svm->host.ldt = kvm_read_ldt();

1295
	for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
1296
		rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
1297 1298 1299 1300 1301 1302

	if (static_cpu_has(X86_FEATURE_TSCRATEMSR) &&
	    svm->tsc_ratio != __get_cpu_var(current_tsc_ratio)) {
		__get_cpu_var(current_tsc_ratio) = svm->tsc_ratio;
		wrmsrl(MSR_AMD64_TSC_RATIO, svm->tsc_ratio);
	}
1303 1304 1305 1306
}

static void svm_vcpu_put(struct kvm_vcpu *vcpu)
{
1307
	struct vcpu_svm *svm = to_svm(vcpu);
1308 1309
	int i;

1310
	++vcpu->stat.host_state_reload;
1311 1312 1313 1314
	kvm_load_ldt(svm->host.ldt);
#ifdef CONFIG_X86_64
	loadsegment(fs, svm->host.fs);
	wrmsrl(MSR_KERNEL_GS_BASE, current->thread.gs);
1315
	load_gs_index(svm->host.gs);
1316
#else
1317
#ifdef CONFIG_X86_32_LAZY_GS
1318
	loadsegment(gs, svm->host.gs);
1319
#endif
1320
#endif
1321
	for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
1322
		wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
1323 1324 1325 1326
}

static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
{
1327
	return to_svm(vcpu)->vmcb->save.rflags;
1328 1329 1330 1331
}

static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
{
1332
	to_svm(vcpu)->vmcb->save.rflags = rflags;
1333 1334
}

Avi Kivity's avatar
Avi Kivity committed
1335 1336 1337 1338 1339
static void svm_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
{
	switch (reg) {
	case VCPU_EXREG_PDPTR:
		BUG_ON(!npt_enabled);
1340
		load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
Avi Kivity's avatar
Avi Kivity committed
1341 1342 1343 1344 1345 1346
		break;
	default:
		BUG();
	}
}

1347 1348
static void svm_set_vintr(struct vcpu_svm *svm)
{
1349
	set_intercept(svm, INTERCEPT_VINTR);
1350 1351 1352 1353
}

static void svm_clear_vintr(struct vcpu_svm *svm)
{
1354
	clr_intercept(svm, INTERCEPT_VINTR);
1355 1356
}

1357 1358
static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
{
1359
	struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371

	switch (seg) {
	case VCPU_SREG_CS: return &save->cs;
	case VCPU_SREG_DS: return &save->ds;
	case VCPU_SREG_ES: return &save->es;
	case VCPU_SREG_FS: return &save->fs;
	case VCPU_SREG_GS: return &save->gs;
	case VCPU_SREG_SS: return &save->ss;
	case VCPU_SREG_TR: return &save->tr;
	case VCPU_SREG_LDTR: return &save->ldtr;
	}
	BUG();
Al Viro's avatar
Al Viro committed
1372
	return NULL;
1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
}

static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
{
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	return s->base;
}

static void svm_get_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg)
{
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	var->base = s->base;
	var->limit = s->limit;
	var->selector = s->selector;
	var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
	var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
	var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
	var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
	var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
	var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
	var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
	var->g = (s->attrib >> SVM_SELECTOR_G_SHIFT) & 1;
1398

1399 1400
	/*
	 * AMD's VMCB does not have an explicit unusable field, so emulate it
1401 1402 1403 1404
	 * for cross vendor migration purposes by "not present"
	 */
	var->unusable = !var->present || (var->type == 0);

1405 1406 1407 1408 1409 1410 1411
	switch (seg) {
	case VCPU_SREG_CS:
		/*
		 * SVM always stores 0 for the 'G' bit in the CS selector in
		 * the VMCB on a VMEXIT. This hurts cross-vendor migration:
		 * Intel's VMENTRY has a check on the 'G' bit.
		 */
1412
		var->g = s->limit > 0xfffff;
1413 1414 1415 1416 1417 1418
		break;
	case VCPU_SREG_TR:
		/*
		 * Work around a bug where the busy flag in the tr selector
		 * isn't exposed
		 */
1419
		var->type |= 0x2;
1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434
		break;
	case VCPU_SREG_DS:
	case VCPU_SREG_ES:
	case VCPU_SREG_FS:
	case VCPU_SREG_GS:
		/*
		 * The accessed bit must always be set in the segment
		 * descriptor cache, although it can be cleared in the
		 * descriptor, the cached bit always remains at 1. Since
		 * Intel has a check on this, set it here to support
		 * cross-vendor migration.
		 */
		if (!var->unusable)
			var->type |= 0x1;
		break;
1435
	case VCPU_SREG_SS:
1436 1437
		/*
		 * On AMD CPUs sometimes the DB bit in the segment
1438 1439 1440 1441 1442 1443 1444
		 * descriptor is left as 1, although the whole segment has
		 * been made unusable. Clear it here to pass an Intel VMX
		 * entry check when cross vendor migrating.
		 */
		if (var->unusable)
			var->db = 0;
		break;
1445
	}
1446 1447
}

1448 1449 1450 1451 1452 1453 1454
static int svm_get_cpl(struct kvm_vcpu *vcpu)
{
	struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;

	return save->cpl;
}

1455
static void svm_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
1456
{
1457 1458
	struct vcpu_svm *svm = to_svm(vcpu);

1459 1460
	dt->size = svm->vmcb->save.idtr.limit;
	dt->address = svm->vmcb->save.idtr.base;
1461 1462
}

1463
static void svm_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
1464
{
1465 1466
	struct vcpu_svm *svm = to_svm(vcpu);

1467 1468
	svm->vmcb->save.idtr.limit = dt->size;
	svm->vmcb->save.idtr.base = dt->address ;
1469
	mark_dirty(svm->vmcb, VMCB_DT);
1470 1471
}

1472
static void svm_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
1473
{
1474 1475
	struct vcpu_svm *svm = to_svm(vcpu);

1476 1477
	dt->size = svm->vmcb->save.gdtr.limit;
	dt->address = svm->vmcb->save.gdtr.base;
1478 1479
}

1480
static void svm_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
1481
{
1482 1483
	struct vcpu_svm *svm = to_svm(vcpu);

1484 1485
	svm->vmcb->save.gdtr.limit = dt->size;
	svm->vmcb->save.gdtr.base = dt->address ;
1486
	mark_dirty(svm->vmcb, VMCB_DT);
1487 1488
}

1489 1490 1491 1492
static void svm_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
{
}

1493 1494 1495 1496
static void svm_decache_cr3(struct kvm_vcpu *vcpu)
{
}

1497
static void svm_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
1498 1499 1500
{
}

1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511
static void update_cr0_intercept(struct vcpu_svm *svm)
{
	ulong gcr0 = svm->vcpu.arch.cr0;
	u64 *hcr0 = &svm->vmcb->save.cr0;

	if (!svm->vcpu.fpu_active)
		*hcr0 |= SVM_CR0_SELECTIVE_MASK;
	else
		*hcr0 = (*hcr0 & ~SVM_CR0_SELECTIVE_MASK)
			| (gcr0 & SVM_CR0_SELECTIVE_MASK);

1512
	mark_dirty(svm->vmcb, VMCB_CR);
1513 1514

	if (gcr0 == *hcr0 && svm->vcpu.fpu_active) {
1515 1516
		clr_cr_intercept(svm, INTERCEPT_CR0_READ);
		clr_cr_intercept(svm, INTERCEPT_CR0_WRITE);
1517
	} else {
1518 1519
		set_cr_intercept(svm, INTERCEPT_CR0_READ);
		set_cr_intercept(svm, INTERCEPT_CR0_WRITE);
1520 1521 1522
	}
}

1523 1524
static void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
{
1525 1526
	struct vcpu_svm *svm = to_svm(vcpu);

1527
#ifdef CONFIG_X86_64
1528
	if (vcpu->arch.efer & EFER_LME) {
1529
		if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
1530
			vcpu->arch.efer |= EFER_LMA;
1531
			svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
1532 1533
		}

Mike Day's avatar
Mike Day committed
1534
		if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
1535
			vcpu->arch.efer &= ~EFER_LMA;
1536
			svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
1537 1538 1539
		}
	}
#endif
1540
	vcpu->arch.cr0 = cr0;
1541 1542 1543

	if (!npt_enabled)
		cr0 |= X86_CR0_PG | X86_CR0_WP;
1544 1545

	if (!vcpu->fpu_active)
1546
		cr0 |= X86_CR0_TS;
1547 1548 1549 1550 1551 1552
	/*
	 * re-enable caching here because the QEMU bios
	 * does not do it - this results in some delay at
	 * reboot
	 */
	cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
1553
	svm->vmcb->save.cr0 = cr0;
1554
	mark_dirty(svm->vmcb, VMCB_CR);
1555
	update_cr0_intercept(svm);
1556 1557
}

1558
static int svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
1559
{
1560
	unsigned long host_cr4_mce = read_cr4() & X86_CR4_MCE;
1561 1562
	unsigned long old_cr4 = to_svm(vcpu)->vmcb->save.cr4;

1563 1564 1565
	if (cr4 & X86_CR4_VMXE)
		return 1;

1566
	if (npt_enabled && ((old_cr4 ^ cr4) & X86_CR4_PGE))
1567
		svm_flush_tlb(vcpu);
1568

1569 1570 1571
	vcpu->arch.cr4 = cr4;
	if (!npt_enabled)
		cr4 |= X86_CR4_PAE;
1572
	cr4 |= host_cr4_mce;
1573
	to_svm(vcpu)->vmcb->save.cr4 = cr4;
1574
	mark_dirty(to_svm(vcpu)->vmcb, VMCB_CR);
1575
	return 0;
1576 1577 1578 1579 1580
}

static void svm_set_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg)
{
1581
	struct vcpu_svm *svm = to_svm(vcpu);
1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	s->base = var->base;
	s->limit = var->limit;
	s->selector = var->selector;
	if (var->unusable)
		s->attrib = 0;
	else {
		s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
		s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
		s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
		s->attrib |= (var->present & 1) << SVM_SELECTOR_P_SHIFT;
		s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
		s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
		s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
		s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
	}
	if (seg == VCPU_SREG_CS)
1600 1601
		svm->vmcb->save.cpl
			= (svm->vmcb->save.cs.attrib
1602 1603
			   >> SVM_SELECTOR_DPL_SHIFT) & 3;

1604
	mark_dirty(svm->vmcb, VMCB_SEG);
1605 1606
}

1607
static void update_db_intercept(struct kvm_vcpu *vcpu)
1608
{
Jan Kiszka's avatar
Jan Kiszka committed
1609 1610
	struct vcpu_svm *svm = to_svm(vcpu);

1611 1612
	clr_exception_intercept(svm, DB_VECTOR);
	clr_exception_intercept(svm, BP_VECTOR);
1613

1614
	if (svm->nmi_singlestep)
1615
		set_exception_intercept(svm, DB_VECTOR);
1616

Jan Kiszka's avatar
Jan Kiszka committed
1617 1618 1619
	if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
		if (vcpu->guest_debug &
		    (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
1620
			set_exception_intercept(svm, DB_VECTOR);
Jan Kiszka's avatar
Jan Kiszka committed
1621
		if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
1622
			set_exception_intercept(svm, BP_VECTOR);
Jan Kiszka's avatar
Jan Kiszka committed
1623 1624
	} else
		vcpu->guest_debug = 0;
1625 1626
}

1627
static void svm_guest_debug(struct kvm_vcpu *vcpu, struct kvm_guest_debug *dbg)
1628 1629 1630
{
	struct vcpu_svm *svm = to_svm(vcpu);

1631 1632 1633 1634 1635
	if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
		svm->vmcb->save.dr7 = dbg->arch.debugreg[7];
	else
		svm->vmcb->save.dr7 = vcpu->arch.dr7;

1636 1637
	mark_dirty(svm->vmcb, VMCB_DR);

1638
	update_db_intercept(vcpu);
1639 1640
}

1641
static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *sd)
1642
{
1643 1644 1645
	if (sd->next_asid > sd->max_asid) {
		++sd->asid_generation;
		sd->next_asid = 1;
1646
		svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
1647 1648
	}

1649 1650
	svm->asid_generation = sd->asid_generation;
	svm->vmcb->control.asid = sd->next_asid++;
1651 1652

	mark_dirty(svm->vmcb, VMCB_ASID);
1653 1654
}

1655
static void svm_set_dr7(struct kvm_vcpu *vcpu, unsigned long value)
1656
{
1657 1658
	struct vcpu_svm *svm = to_svm(vcpu);

1659
	svm->vmcb->save.dr7 = value;
1660
	mark_dirty(svm->vmcb, VMCB_DR);
1661 1662
}

1663
static int pf_interception(struct vcpu_svm *svm)
1664
{
1665
	u64 fault_address = svm->vmcb->control.exit_info_2;
1666
	u32 error_code;
1667
	int r = 1;
1668

1669 1670 1671
	switch (svm->apf_reason) {
	default:
		error_code = svm->vmcb->control.exit_info_1;
1672

1673 1674 1675
		trace_kvm_page_fault(fault_address, error_code);
		if (!npt_enabled && kvm_event_needs_reinjection(&svm->vcpu))
			kvm_mmu_unprotect_page_virt(&svm->vcpu, fault_address);
1676 1677 1678
		r = kvm_mmu_page_fault(&svm->vcpu, fault_address, error_code,
			svm->vmcb->control.insn_bytes,
			svm->vmcb->control.insn_len);
1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
		break;
	case KVM_PV_REASON_PAGE_NOT_PRESENT:
		svm->apf_reason = 0;
		local_irq_disable();
		kvm_async_pf_task_wait(fault_address);
		local_irq_enable();
		break;
	case KVM_PV_REASON_PAGE_READY:
		svm->apf_reason = 0;
		local_irq_disable();
		kvm_async_pf_task_wake(fault_address);
		local_irq_enable();
		break;
	}
	return r;
1694 1695
}

1696
static int db_interception(struct vcpu_svm *svm)
Jan Kiszka's avatar
Jan Kiszka committed
1697
{
1698 1699
	struct kvm_run *kvm_run = svm->vcpu.run;

Jan Kiszka's avatar
Jan Kiszka committed
1700
	if (!(svm->vcpu.guest_debug &
1701
	      (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) &&
1702
		!svm->nmi_singlestep) {
Jan Kiszka's avatar
Jan Kiszka committed
1703 1704 1705
		kvm_queue_exception(&svm->vcpu, DB_VECTOR);
		return 1;
	}
1706

1707 1708
	if (svm->nmi_singlestep) {
		svm->nmi_singlestep = false;
1709 1710 1711 1712 1713 1714 1715
		if (!(svm->vcpu.guest_debug & KVM_GUESTDBG_SINGLESTEP))
			svm->vmcb->save.rflags &=
				~(X86_EFLAGS_TF | X86_EFLAGS_RF);
		update_db_intercept(&svm->vcpu);
	}

	if (svm->vcpu.guest_debug &
1716
	    (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) {
1717 1718 1719 1720 1721 1722 1723 1724
		kvm_run->exit_reason = KVM_EXIT_DEBUG;
		kvm_run->debug.arch.pc =
			svm->vmcb->save.cs.base + svm->vmcb->save.rip;
		kvm_run->debug.arch.exception = DB_VECTOR;
		return 0;
	}

	return 1;
Jan Kiszka's avatar
Jan Kiszka committed
1725 1726
}

1727
static int bp_interception(struct vcpu_svm *svm)
Jan Kiszka's avatar
Jan Kiszka committed
1728
{
1729 1730
	struct kvm_run *kvm_run = svm->vcpu.run;

Jan Kiszka's avatar
Jan Kiszka committed
1731 1732 1733 1734 1735 1736
	kvm_run->exit_reason = KVM_EXIT_DEBUG;
	kvm_run->debug.arch.pc = svm->vmcb->save.cs.base + svm->vmcb->save.rip;
	kvm_run->debug.arch.exception = BP_VECTOR;
	return 0;
}

1737
static int ud_interception(struct vcpu_svm *svm)
1738 1739 1740
{
	int er;

1741
	er = emulate_instruction(&svm->vcpu, EMULTYPE_TRAP_UD);
1742
	if (er != EMULATE_DONE)
1743
		kvm_queue_exception(&svm->vcpu, UD_VECTOR);
1744 1745 1746
	return 1;
}

Avi Kivity's avatar
Avi Kivity committed
1747
static void svm_fpu_activate(struct kvm_vcpu *vcpu)
1748
{
Avi Kivity's avatar
Avi Kivity committed
1749
	struct vcpu_svm *svm = to_svm(vcpu);
1750

1751
	clr_exception_intercept(svm, NM_VECTOR);
1752

Rusty Russell's avatar
Rusty Russell committed
1753
	svm->vcpu.fpu_active = 1;
1754
	update_cr0_intercept(svm);
Avi Kivity's avatar
Avi Kivity committed
1755
}
1756

Avi Kivity's avatar
Avi Kivity committed
1757 1758 1759
static int nm_interception(struct vcpu_svm *svm)
{
	svm_fpu_activate(&svm->vcpu);
1760
	return 1;
1761 1762
}

1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
static bool is_erratum_383(void)
{
	int err, i;
	u64 value;

	if (!erratum_383_found)
		return false;

	value = native_read_msr_safe(MSR_IA32_MC0_STATUS, &err);
	if (err)
		return false;

	/* Bit 62 may or may not be set for this mce */
	value &= ~(1ULL << 62);

	if (value != 0xb600000000010015ULL)
		return false;

	/* Clear MCi_STATUS registers */
	for (i = 0; i < 6; ++i)
		native_write_msr_safe(MSR_IA32_MCx_STATUS(i), 0, 0);

	value = native_read_msr_safe(MSR_IA32_MCG_STATUS, &err);
	if (!err) {
		u32 low, high;

		value &= ~(1ULL << 2);
		low    = lower_32_bits(value);
		high   = upper_32_bits(value);

		native_write_msr_safe(MSR_IA32_MCG_STATUS, low, high);
	}

	/* Flush tlb to evict multi-match entries */
	__flush_tlb_all();

	return true;
}

1802
static void svm_handle_mce(struct vcpu_svm *svm)
1803
{
1804 1805 1806 1807 1808 1809 1810
	if (is_erratum_383()) {
		/*
		 * Erratum 383 triggered. Guest state is corrupt so kill the
		 * guest.
		 */
		pr_err("KVM: Guest triggered AMD Erratum 383\n");

1811
		kvm_make_request(KVM_REQ_TRIPLE_FAULT, &svm->vcpu);
1812 1813 1814 1815

		return;
	}

1816 1817 1818 1819 1820 1821 1822 1823
	/*
	 * On an #MC intercept the MCE handler is not called automatically in
	 * the host. So do it by hand here.
	 */
	asm volatile (
		"int $0x12\n");
	/* not sure if we ever come back to this point */

1824 1825 1826 1827 1828
	return;
}

static int mc_interception(struct vcpu_svm *svm)
{
1829 1830 1831
	return 1;
}

1832
static int shutdown_interception(struct vcpu_svm *svm)
1833
{
1834 1835
	struct kvm_run *kvm_run = svm->vcpu.run;

1836 1837 1838 1839
	/*
	 * VMCB is undefined after a SHUTDOWN intercept
	 * so reinitialize it.
	 */
1840
	clear_page(svm->vmcb);
1841
	init_vmcb(svm);
1842 1843 1844 1845 1846

	kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
	return 0;
}

1847
static int io_interception(struct vcpu_svm *svm)
1848
{
1849
	struct kvm_vcpu *vcpu = &svm->vcpu;
Mike Day's avatar
Mike Day committed
1850
	u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
1851
	int size, in, string;
1852
	unsigned port;
1853

Rusty Russell's avatar
Rusty Russell committed
1854
	++svm->vcpu.stat.io_exits;
1855
	string = (io_info & SVM_IOIO_STR_MASK) != 0;
1856
	in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
1857
	if (string || in)
1858
		return emulate_instruction(vcpu, 0) == EMULATE_DONE;
1859

1860 1861
	port = io_info >> 16;
	size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
1862
	svm->next_rip = svm->vmcb->control.exit_info_2;
1863
	skip_emulated_instruction(&svm->vcpu);
1864 1865

	return kvm_fast_pio_out(vcpu, size, port);
1866 1867
}

1868
static int nmi_interception(struct vcpu_svm *svm)
1869 1870 1871 1872
{
	return 1;
}

1873
static int intr_interception(struct vcpu_svm *svm)
1874 1875 1876 1877 1878
{
	++svm->vcpu.stat.irq_exits;
	return 1;
}

1879
static int nop_on_interception(struct vcpu_svm *svm)
1880 1881 1882 1883
{
	return 1;
}

1884
static int halt_interception(struct vcpu_svm *svm)
1885
{
1886
	svm->next_rip = kvm_rip_read(&svm->vcpu) + 1;
Rusty Russell's avatar
Rusty Russell committed
1887 1888
	skip_emulated_instruction(&svm->vcpu);
	return kvm_emulate_halt(&svm->vcpu);
1889 1890
}

1891
static int vmmcall_interception(struct vcpu_svm *svm)
1892
{
1893
	svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
Rusty Russell's avatar
Rusty Russell committed
1894
	skip_emulated_instruction(&svm->vcpu);
1895 1896
	kvm_emulate_hypercall(&svm->vcpu);
	return 1;
1897 1898
}

1899 1900 1901 1902 1903 1904 1905
static unsigned long nested_svm_get_tdp_cr3(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	return svm->nested.nested_cr3;
}

1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919
static u64 nested_svm_get_tdp_pdptr(struct kvm_vcpu *vcpu, int index)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u64 cr3 = svm->nested.nested_cr3;
	u64 pdpte;
	int ret;

	ret = kvm_read_guest_page(vcpu->kvm, gpa_to_gfn(cr3), &pdpte,
				  offset_in_page(cr3) + index * 8, 8);
	if (ret)
		return 0;
	return pdpte;
}

1920 1921 1922 1923 1924 1925
static void nested_svm_set_tdp_cr3(struct kvm_vcpu *vcpu,
				   unsigned long root)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	svm->vmcb->control.nested_cr3 = root;
1926
	mark_dirty(svm->vmcb, VMCB_NPT);
1927
	svm_flush_tlb(vcpu);
1928 1929
}

1930 1931
static void nested_svm_inject_npf_exit(struct kvm_vcpu *vcpu,
				       struct x86_exception *fault)
1932 1933 1934 1935 1936
{
	struct vcpu_svm *svm = to_svm(vcpu);

	svm->vmcb->control.exit_code = SVM_EXIT_NPF;
	svm->vmcb->control.exit_code_hi = 0;
1937 1938
	svm->vmcb->control.exit_info_1 = fault->error_code;
	svm->vmcb->control.exit_info_2 = fault->address;
1939 1940 1941 1942

	nested_svm_vmexit(svm);
}

1943 1944 1945 1946 1947 1948 1949 1950
static int nested_svm_init_mmu_context(struct kvm_vcpu *vcpu)
{
	int r;

	r = kvm_init_shadow_mmu(vcpu, &vcpu->arch.mmu);

	vcpu->arch.mmu.set_cr3           = nested_svm_set_tdp_cr3;
	vcpu->arch.mmu.get_cr3           = nested_svm_get_tdp_cr3;
1951
	vcpu->arch.mmu.get_pdptr         = nested_svm_get_tdp_pdptr;
1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963
	vcpu->arch.mmu.inject_page_fault = nested_svm_inject_npf_exit;
	vcpu->arch.mmu.shadow_root_level = get_npt_level();
	vcpu->arch.walk_mmu              = &vcpu->arch.nested_mmu;

	return r;
}

static void nested_svm_uninit_mmu_context(struct kvm_vcpu *vcpu)
{
	vcpu->arch.walk_mmu = &vcpu->arch.mmu;
}

1964 1965
static int nested_svm_check_permissions(struct vcpu_svm *svm)
{
1966
	if (!(svm->vcpu.arch.efer & EFER_SVME)
1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979
	    || !is_paging(&svm->vcpu)) {
		kvm_queue_exception(&svm->vcpu, UD_VECTOR);
		return 1;
	}

	if (svm->vmcb->save.cpl) {
		kvm_inject_gp(&svm->vcpu, 0);
		return 1;
	}

       return 0;
}

1980 1981 1982
static int nested_svm_check_exception(struct vcpu_svm *svm, unsigned nr,
				      bool has_error_code, u32 error_code)
{
1983 1984
	int vmexit;

1985
	if (!is_guest_mode(&svm->vcpu))
1986
		return 0;
1987

1988 1989 1990 1991 1992
	svm->vmcb->control.exit_code = SVM_EXIT_EXCP_BASE + nr;
	svm->vmcb->control.exit_code_hi = 0;
	svm->vmcb->control.exit_info_1 = error_code;
	svm->vmcb->control.exit_info_2 = svm->vcpu.arch.cr2;

1993 1994 1995 1996 1997
	vmexit = nested_svm_intercept(svm);
	if (vmexit == NESTED_EXIT_DONE)
		svm->nested.exit_required = true;

	return vmexit;
1998 1999
}

2000 2001
/* This function returns true if it is save to enable the irq window */
static inline bool nested_svm_intr(struct vcpu_svm *svm)
2002
{
2003
	if (!is_guest_mode(&svm->vcpu))
2004
		return true;
2005

2006
	if (!(svm->vcpu.arch.hflags & HF_VINTR_MASK))
2007
		return true;
2008

2009
	if (!(svm->vcpu.arch.hflags & HF_HIF_MASK))
2010
		return false;
2011

2012 2013 2014 2015 2016 2017 2018 2019
	/*
	 * if vmexit was already requested (by intercepted exception
	 * for instance) do not overwrite it with "external interrupt"
	 * vmexit.
	 */
	if (svm->nested.exit_required)
		return false;

2020 2021 2022
	svm->vmcb->control.exit_code   = SVM_EXIT_INTR;
	svm->vmcb->control.exit_info_1 = 0;
	svm->vmcb->control.exit_info_2 = 0;
2023

2024 2025 2026 2027 2028 2029 2030 2031
	if (svm->nested.intercept & 1ULL) {
		/*
		 * The #vmexit can't be emulated here directly because this
		 * code path runs with irqs and preemtion disabled. A
		 * #vmexit emulation might sleep. Only signal request for
		 * the #vmexit here.
		 */
		svm->nested.exit_required = true;
2032
		trace_kvm_nested_intr_vmexit(svm->vmcb->save.rip);
2033
		return false;
2034 2035
	}

2036
	return true;
2037 2038
}

2039 2040 2041
/* This function returns true if it is save to enable the nmi window */
static inline bool nested_svm_nmi(struct vcpu_svm *svm)
{
2042
	if (!is_guest_mode(&svm->vcpu))
2043 2044 2045 2046 2047 2048 2049 2050 2051
		return true;

	if (!(svm->nested.intercept & (1ULL << INTERCEPT_NMI)))
		return true;

	svm->vmcb->control.exit_code = SVM_EXIT_NMI;
	svm->nested.exit_required = true;

	return false;
2052 2053
}

2054
static void *nested_svm_map(struct vcpu_svm *svm, u64 gpa, struct page **_page)
2055 2056 2057
{
	struct page *page;

2058 2059
	might_sleep();

2060 2061 2062 2063
	page = gfn_to_page(svm->vcpu.kvm, gpa >> PAGE_SHIFT);
	if (is_error_page(page))
		goto error;

2064 2065 2066
	*_page = page;

	return kmap(page);
2067 2068 2069 2070 2071 2072 2073 2074

error:
	kvm_release_page_clean(page);
	kvm_inject_gp(&svm->vcpu, 0);

	return NULL;
}

2075
static void nested_svm_unmap(struct page *page)
2076
{
2077
	kunmap(page);
2078 2079 2080
	kvm_release_page_dirty(page);
}

2081 2082 2083 2084 2085
static int nested_svm_intercept_ioio(struct vcpu_svm *svm)
{
	unsigned port;
	u8 val, bit;
	u64 gpa;
2086

2087 2088
	if (!(svm->nested.intercept & (1ULL << INTERCEPT_IOIO_PROT)))
		return NESTED_EXIT_HOST;
2089

2090 2091 2092 2093 2094 2095 2096 2097 2098
	port = svm->vmcb->control.exit_info_1 >> 16;
	gpa  = svm->nested.vmcb_iopm + (port / 8);
	bit  = port % 8;
	val  = 0;

	if (kvm_read_guest(svm->vcpu.kvm, gpa, &val, 1))
		val &= (1 << bit);

	return val ? NESTED_EXIT_DONE : NESTED_EXIT_HOST;
2099 2100
}

2101
static int nested_svm_exit_handled_msr(struct vcpu_svm *svm)
2102
{
2103 2104
	u32 offset, msr, value;
	int write, mask;
2105

2106
	if (!(svm->nested.intercept & (1ULL << INTERCEPT_MSR_PROT)))
2107
		return NESTED_EXIT_HOST;
2108

2109 2110 2111 2112
	msr    = svm->vcpu.arch.regs[VCPU_REGS_RCX];
	offset = svm_msrpm_offset(msr);
	write  = svm->vmcb->control.exit_info_1 & 1;
	mask   = 1 << ((2 * (msr & 0xf)) + write);
2113

2114 2115
	if (offset == MSR_INVALID)
		return NESTED_EXIT_DONE;
2116

2117 2118
	/* Offset is in 32 bit units but need in 8 bit units */
	offset *= 4;
2119

2120 2121
	if (kvm_read_guest(svm->vcpu.kvm, svm->nested.vmcb_msrpm + offset, &value, 4))
		return NESTED_EXIT_DONE;
2122

2123
	return (value & mask) ? NESTED_EXIT_DONE : NESTED_EXIT_HOST;
2124 2125
}

2126
static int nested_svm_exit_special(struct vcpu_svm *svm)
2127 2128
{
	u32 exit_code = svm->vmcb->control.exit_code;
2129

2130 2131 2132
	switch (exit_code) {
	case SVM_EXIT_INTR:
	case SVM_EXIT_NMI:
2133
	case SVM_EXIT_EXCP_BASE + MC_VECTOR:
2134 2135
		return NESTED_EXIT_HOST;
	case SVM_EXIT_NPF:
2136
		/* For now we are always handling NPFs when using them */
2137 2138 2139 2140
		if (npt_enabled)
			return NESTED_EXIT_HOST;
		break;
	case SVM_EXIT_EXCP_BASE + PF_VECTOR:
2141 2142
		/* When we're shadowing, trap PFs, but not async PF */
		if (!npt_enabled && svm->apf_reason == 0)
2143 2144
			return NESTED_EXIT_HOST;
		break;
2145 2146 2147
	case SVM_EXIT_EXCP_BASE + NM_VECTOR:
		nm_interception(svm);
		break;
2148 2149
	default:
		break;
2150 2151
	}

2152 2153 2154 2155 2156 2157
	return NESTED_EXIT_CONTINUE;
}

/*
 * If this function returns true, this #vmexit was already handled
 */
2158
static int nested_svm_intercept(struct vcpu_svm *svm)
2159 2160 2161 2162
{
	u32 exit_code = svm->vmcb->control.exit_code;
	int vmexit = NESTED_EXIT_HOST;

2163
	switch (exit_code) {
2164
	case SVM_EXIT_MSR:
2165
		vmexit = nested_svm_exit_handled_msr(svm);
2166
		break;
2167 2168 2169
	case SVM_EXIT_IOIO:
		vmexit = nested_svm_intercept_ioio(svm);
		break;
2170 2171 2172
	case SVM_EXIT_READ_CR0 ... SVM_EXIT_WRITE_CR8: {
		u32 bit = 1U << (exit_code - SVM_EXIT_READ_CR0);
		if (svm->nested.intercept_cr & bit)
2173
			vmexit = NESTED_EXIT_DONE;
2174 2175
		break;
	}
2176 2177 2178
	case SVM_EXIT_READ_DR0 ... SVM_EXIT_WRITE_DR7: {
		u32 bit = 1U << (exit_code - SVM_EXIT_READ_DR0);
		if (svm->nested.intercept_dr & bit)
2179
			vmexit = NESTED_EXIT_DONE;
2180 2181 2182 2183
		break;
	}
	case SVM_EXIT_EXCP_BASE ... SVM_EXIT_EXCP_BASE + 0x1f: {
		u32 excp_bits = 1 << (exit_code - SVM_EXIT_EXCP_BASE);
2184
		if (svm->nested.intercept_exceptions & excp_bits)
2185
			vmexit = NESTED_EXIT_DONE;
2186 2187 2188 2189
		/* async page fault always cause vmexit */
		else if ((exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR) &&
			 svm->apf_reason != 0)
			vmexit = NESTED_EXIT_DONE;
2190 2191
		break;
	}
2192 2193 2194 2195
	case SVM_EXIT_ERR: {
		vmexit = NESTED_EXIT_DONE;
		break;
	}
2196 2197
	default: {
		u64 exit_bits = 1ULL << (exit_code - SVM_EXIT_INTR);
2198
		if (svm->nested.intercept & exit_bits)
2199
			vmexit = NESTED_EXIT_DONE;
2200 2201 2202
	}
	}

2203 2204 2205 2206 2207 2208 2209 2210 2211 2212
	return vmexit;
}

static int nested_svm_exit_handled(struct vcpu_svm *svm)
{
	int vmexit;

	vmexit = nested_svm_intercept(svm);

	if (vmexit == NESTED_EXIT_DONE)
2213 2214 2215
		nested_svm_vmexit(svm);

	return vmexit;
2216 2217
}

2218 2219 2220 2221 2222
static inline void copy_vmcb_control_area(struct vmcb *dst_vmcb, struct vmcb *from_vmcb)
{
	struct vmcb_control_area *dst  = &dst_vmcb->control;
	struct vmcb_control_area *from = &from_vmcb->control;

2223
	dst->intercept_cr         = from->intercept_cr;
2224
	dst->intercept_dr         = from->intercept_dr;
2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247
	dst->intercept_exceptions = from->intercept_exceptions;
	dst->intercept            = from->intercept;
	dst->iopm_base_pa         = from->iopm_base_pa;
	dst->msrpm_base_pa        = from->msrpm_base_pa;
	dst->tsc_offset           = from->tsc_offset;
	dst->asid                 = from->asid;
	dst->tlb_ctl              = from->tlb_ctl;
	dst->int_ctl              = from->int_ctl;
	dst->int_vector           = from->int_vector;
	dst->int_state            = from->int_state;
	dst->exit_code            = from->exit_code;
	dst->exit_code_hi         = from->exit_code_hi;
	dst->exit_info_1          = from->exit_info_1;
	dst->exit_info_2          = from->exit_info_2;
	dst->exit_int_info        = from->exit_int_info;
	dst->exit_int_info_err    = from->exit_int_info_err;
	dst->nested_ctl           = from->nested_ctl;
	dst->event_inj            = from->event_inj;
	dst->event_inj_err        = from->event_inj_err;
	dst->nested_cr3           = from->nested_cr3;
	dst->lbr_ctl              = from->lbr_ctl;
}

2248
static int nested_svm_vmexit(struct vcpu_svm *svm)
2249
{
2250
	struct vmcb *nested_vmcb;
2251
	struct vmcb *hsave = svm->nested.hsave;
2252
	struct vmcb *vmcb = svm->vmcb;
2253
	struct page *page;
2254

2255 2256 2257 2258
	trace_kvm_nested_vmexit_inject(vmcb->control.exit_code,
				       vmcb->control.exit_info_1,
				       vmcb->control.exit_info_2,
				       vmcb->control.exit_int_info,
2259 2260
				       vmcb->control.exit_int_info_err,
				       KVM_ISA_SVM);
2261

2262
	nested_vmcb = nested_svm_map(svm, svm->nested.vmcb, &page);
2263 2264 2265
	if (!nested_vmcb)
		return 1;

2266 2267
	/* Exit Guest-Mode */
	leave_guest_mode(&svm->vcpu);
2268 2269
	svm->nested.vmcb = 0;

2270
	/* Give the current vmcb to the guest */
2271 2272 2273 2274 2275 2276 2277 2278
	disable_gif(svm);

	nested_vmcb->save.es     = vmcb->save.es;
	nested_vmcb->save.cs     = vmcb->save.cs;
	nested_vmcb->save.ss     = vmcb->save.ss;
	nested_vmcb->save.ds     = vmcb->save.ds;
	nested_vmcb->save.gdtr   = vmcb->save.gdtr;
	nested_vmcb->save.idtr   = vmcb->save.idtr;
2279
	nested_vmcb->save.efer   = svm->vcpu.arch.efer;
2280
	nested_vmcb->save.cr0    = kvm_read_cr0(&svm->vcpu);
2281
	nested_vmcb->save.cr3    = kvm_read_cr3(&svm->vcpu);
2282
	nested_vmcb->save.cr2    = vmcb->save.cr2;
2283
	nested_vmcb->save.cr4    = svm->vcpu.arch.cr4;
2284
	nested_vmcb->save.rflags = kvm_get_rflags(&svm->vcpu);
2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300
	nested_vmcb->save.rip    = vmcb->save.rip;
	nested_vmcb->save.rsp    = vmcb->save.rsp;
	nested_vmcb->save.rax    = vmcb->save.rax;
	nested_vmcb->save.dr7    = vmcb->save.dr7;
	nested_vmcb->save.dr6    = vmcb->save.dr6;
	nested_vmcb->save.cpl    = vmcb->save.cpl;

	nested_vmcb->control.int_ctl           = vmcb->control.int_ctl;
	nested_vmcb->control.int_vector        = vmcb->control.int_vector;
	nested_vmcb->control.int_state         = vmcb->control.int_state;
	nested_vmcb->control.exit_code         = vmcb->control.exit_code;
	nested_vmcb->control.exit_code_hi      = vmcb->control.exit_code_hi;
	nested_vmcb->control.exit_info_1       = vmcb->control.exit_info_1;
	nested_vmcb->control.exit_info_2       = vmcb->control.exit_info_2;
	nested_vmcb->control.exit_int_info     = vmcb->control.exit_int_info;
	nested_vmcb->control.exit_int_info_err = vmcb->control.exit_int_info_err;
2301
	nested_vmcb->control.next_rip          = vmcb->control.next_rip;
2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317

	/*
	 * If we emulate a VMRUN/#VMEXIT in the same host #vmexit cycle we have
	 * to make sure that we do not lose injected events. So check event_inj
	 * here and copy it to exit_int_info if it is valid.
	 * Exit_int_info and event_inj can't be both valid because the case
	 * below only happens on a VMRUN instruction intercept which has
	 * no valid exit_int_info set.
	 */
	if (vmcb->control.event_inj & SVM_EVTINJ_VALID) {
		struct vmcb_control_area *nc = &nested_vmcb->control;

		nc->exit_int_info     = vmcb->control.event_inj;
		nc->exit_int_info_err = vmcb->control.event_inj_err;
	}

2318 2319 2320
	nested_vmcb->control.tlb_ctl           = 0;
	nested_vmcb->control.event_inj         = 0;
	nested_vmcb->control.event_inj_err     = 0;
2321 2322 2323 2324 2325 2326

	/* We always set V_INTR_MASKING and remember the old value in hflags */
	if (!(svm->vcpu.arch.hflags & HF_VINTR_MASK))
		nested_vmcb->control.int_ctl &= ~V_INTR_MASKING_MASK;

	/* Restore the original control entries */
2327
	copy_vmcb_control_area(vmcb, hsave);
2328

2329 2330
	kvm_clear_exception_queue(&svm->vcpu);
	kvm_clear_interrupt_queue(&svm->vcpu);
2331

2332 2333
	svm->nested.nested_cr3 = 0;

2334 2335 2336 2337 2338 2339 2340
	/* Restore selected save entries */
	svm->vmcb->save.es = hsave->save.es;
	svm->vmcb->save.cs = hsave->save.cs;
	svm->vmcb->save.ss = hsave->save.ss;
	svm->vmcb->save.ds = hsave->save.ds;
	svm->vmcb->save.gdtr = hsave->save.gdtr;
	svm->vmcb->save.idtr = hsave->save.idtr;
2341
	kvm_set_rflags(&svm->vcpu, hsave->save.rflags);
2342 2343 2344 2345 2346 2347 2348
	svm_set_efer(&svm->vcpu, hsave->save.efer);
	svm_set_cr0(&svm->vcpu, hsave->save.cr0 | X86_CR0_PE);
	svm_set_cr4(&svm->vcpu, hsave->save.cr4);
	if (npt_enabled) {
		svm->vmcb->save.cr3 = hsave->save.cr3;
		svm->vcpu.arch.cr3 = hsave->save.cr3;
	} else {
2349
		(void)kvm_set_cr3(&svm->vcpu, hsave->save.cr3);
2350 2351 2352 2353 2354 2355 2356 2357
	}
	kvm_register_write(&svm->vcpu, VCPU_REGS_RAX, hsave->save.rax);
	kvm_register_write(&svm->vcpu, VCPU_REGS_RSP, hsave->save.rsp);
	kvm_register_write(&svm->vcpu, VCPU_REGS_RIP, hsave->save.rip);
	svm->vmcb->save.dr7 = 0;
	svm->vmcb->save.cpl = 0;
	svm->vmcb->control.exit_int_info = 0;

2358 2359
	mark_all_dirty(svm->vmcb);

2360
	nested_svm_unmap(page);
2361

2362
	nested_svm_uninit_mmu_context(&svm->vcpu);
2363 2364 2365 2366 2367
	kvm_mmu_reset_context(&svm->vcpu);
	kvm_mmu_load(&svm->vcpu);

	return 0;
}
Alexander Graf's avatar
Alexander Graf committed
2368

2369
static bool nested_svm_vmrun_msrpm(struct vcpu_svm *svm)
Alexander Graf's avatar
Alexander Graf committed
2370
{
2371 2372 2373 2374 2375
	/*
	 * This function merges the msr permission bitmaps of kvm and the
	 * nested vmcb. It is omptimized in that it only merges the parts where
	 * the kvm msr permission bitmap may contain zero bits
	 */
Alexander Graf's avatar
Alexander Graf committed
2376
	int i;
2377

2378 2379
	if (!(svm->nested.intercept & (1ULL << INTERCEPT_MSR_PROT)))
		return true;
2380

2381 2382 2383
	for (i = 0; i < MSRPM_OFFSETS; i++) {
		u32 value, p;
		u64 offset;
2384

2385 2386
		if (msrpm_offsets[i] == 0xffffffff)
			break;
Alexander Graf's avatar
Alexander Graf committed
2387

2388 2389
		p      = msrpm_offsets[i];
		offset = svm->nested.vmcb_msrpm + (p * 4);
2390 2391 2392 2393 2394 2395

		if (kvm_read_guest(svm->vcpu.kvm, offset, &value, 4))
			return false;

		svm->nested.msrpm[p] = svm->msrpm[p] | value;
	}
Alexander Graf's avatar
Alexander Graf committed
2396

2397
	svm->vmcb->control.msrpm_base_pa = __pa(svm->nested.msrpm);
2398 2399

	return true;
Alexander Graf's avatar
Alexander Graf committed
2400 2401
}

2402 2403 2404 2405 2406
static bool nested_vmcb_checks(struct vmcb *vmcb)
{
	if ((vmcb->control.intercept & (1ULL << INTERCEPT_VMRUN)) == 0)
		return false;

2407 2408 2409
	if (vmcb->control.asid == 0)
		return false;

2410 2411 2412
	if (vmcb->control.nested_ctl && !npt_enabled)
		return false;

2413 2414 2415
	return true;
}

2416
static bool nested_svm_vmrun(struct vcpu_svm *svm)
Alexander Graf's avatar
Alexander Graf committed
2417
{
2418
	struct vmcb *nested_vmcb;
2419
	struct vmcb *hsave = svm->nested.hsave;
2420
	struct vmcb *vmcb = svm->vmcb;
2421
	struct page *page;
2422
	u64 vmcb_gpa;
Alexander Graf's avatar
Alexander Graf committed
2423

2424
	vmcb_gpa = svm->vmcb->save.rax;
Alexander Graf's avatar
Alexander Graf committed
2425

2426
	nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
2427 2428 2429
	if (!nested_vmcb)
		return false;

2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440
	if (!nested_vmcb_checks(nested_vmcb)) {
		nested_vmcb->control.exit_code    = SVM_EXIT_ERR;
		nested_vmcb->control.exit_code_hi = 0;
		nested_vmcb->control.exit_info_1  = 0;
		nested_vmcb->control.exit_info_2  = 0;

		nested_svm_unmap(page);

		return false;
	}

2441
	trace_kvm_nested_vmrun(svm->vmcb->save.rip, vmcb_gpa,
2442 2443 2444 2445 2446
			       nested_vmcb->save.rip,
			       nested_vmcb->control.int_ctl,
			       nested_vmcb->control.event_inj,
			       nested_vmcb->control.nested_ctl);

2447 2448
	trace_kvm_nested_intercepts(nested_vmcb->control.intercept_cr & 0xffff,
				    nested_vmcb->control.intercept_cr >> 16,
2449 2450 2451
				    nested_vmcb->control.intercept_exceptions,
				    nested_vmcb->control.intercept);

Alexander Graf's avatar
Alexander Graf committed
2452
	/* Clear internal status */
2453 2454
	kvm_clear_exception_queue(&svm->vcpu);
	kvm_clear_interrupt_queue(&svm->vcpu);
Alexander Graf's avatar
Alexander Graf committed
2455

2456 2457 2458 2459
	/*
	 * Save the old vmcb, so we don't need to pick what we save, but can
	 * restore everything when a VMEXIT occurs
	 */
2460 2461 2462 2463 2464 2465
	hsave->save.es     = vmcb->save.es;
	hsave->save.cs     = vmcb->save.cs;
	hsave->save.ss     = vmcb->save.ss;
	hsave->save.ds     = vmcb->save.ds;
	hsave->save.gdtr   = vmcb->save.gdtr;
	hsave->save.idtr   = vmcb->save.idtr;
2466
	hsave->save.efer   = svm->vcpu.arch.efer;
2467
	hsave->save.cr0    = kvm_read_cr0(&svm->vcpu);
2468
	hsave->save.cr4    = svm->vcpu.arch.cr4;
2469
	hsave->save.rflags = kvm_get_rflags(&svm->vcpu);
2470
	hsave->save.rip    = kvm_rip_read(&svm->vcpu);
2471 2472 2473 2474 2475
	hsave->save.rsp    = vmcb->save.rsp;
	hsave->save.rax    = vmcb->save.rax;
	if (npt_enabled)
		hsave->save.cr3    = vmcb->save.cr3;
	else
2476
		hsave->save.cr3    = kvm_read_cr3(&svm->vcpu);
2477

2478
	copy_vmcb_control_area(hsave, vmcb);
Alexander Graf's avatar
Alexander Graf committed
2479

2480
	if (kvm_get_rflags(&svm->vcpu) & X86_EFLAGS_IF)
Alexander Graf's avatar
Alexander Graf committed
2481 2482 2483 2484
		svm->vcpu.arch.hflags |= HF_HIF_MASK;
	else
		svm->vcpu.arch.hflags &= ~HF_HIF_MASK;

2485 2486 2487 2488 2489 2490
	if (nested_vmcb->control.nested_ctl) {
		kvm_mmu_unload(&svm->vcpu);
		svm->nested.nested_cr3 = nested_vmcb->control.nested_cr3;
		nested_svm_init_mmu_context(&svm->vcpu);
	}

Alexander Graf's avatar
Alexander Graf committed
2491 2492 2493 2494 2495 2496 2497
	/* Load the nested guest state */
	svm->vmcb->save.es = nested_vmcb->save.es;
	svm->vmcb->save.cs = nested_vmcb->save.cs;
	svm->vmcb->save.ss = nested_vmcb->save.ss;
	svm->vmcb->save.ds = nested_vmcb->save.ds;
	svm->vmcb->save.gdtr = nested_vmcb->save.gdtr;
	svm->vmcb->save.idtr = nested_vmcb->save.idtr;
2498
	kvm_set_rflags(&svm->vcpu, nested_vmcb->save.rflags);
Alexander Graf's avatar
Alexander Graf committed
2499 2500 2501 2502 2503 2504
	svm_set_efer(&svm->vcpu, nested_vmcb->save.efer);
	svm_set_cr0(&svm->vcpu, nested_vmcb->save.cr0);
	svm_set_cr4(&svm->vcpu, nested_vmcb->save.cr4);
	if (npt_enabled) {
		svm->vmcb->save.cr3 = nested_vmcb->save.cr3;
		svm->vcpu.arch.cr3 = nested_vmcb->save.cr3;
2505
	} else
2506
		(void)kvm_set_cr3(&svm->vcpu, nested_vmcb->save.cr3);
2507 2508 2509 2510

	/* Guest paging mode is active - reset mmu */
	kvm_mmu_reset_context(&svm->vcpu);

2511
	svm->vmcb->save.cr2 = svm->vcpu.arch.cr2 = nested_vmcb->save.cr2;
Alexander Graf's avatar
Alexander Graf committed
2512 2513 2514
	kvm_register_write(&svm->vcpu, VCPU_REGS_RAX, nested_vmcb->save.rax);
	kvm_register_write(&svm->vcpu, VCPU_REGS_RSP, nested_vmcb->save.rsp);
	kvm_register_write(&svm->vcpu, VCPU_REGS_RIP, nested_vmcb->save.rip);
2515

Alexander Graf's avatar
Alexander Graf committed
2516 2517 2518 2519 2520 2521 2522 2523
	/* In case we don't even reach vcpu_run, the fields are not updated */
	svm->vmcb->save.rax = nested_vmcb->save.rax;
	svm->vmcb->save.rsp = nested_vmcb->save.rsp;
	svm->vmcb->save.rip = nested_vmcb->save.rip;
	svm->vmcb->save.dr7 = nested_vmcb->save.dr7;
	svm->vmcb->save.dr6 = nested_vmcb->save.dr6;
	svm->vmcb->save.cpl = nested_vmcb->save.cpl;

2524
	svm->nested.vmcb_msrpm = nested_vmcb->control.msrpm_base_pa & ~0x0fffULL;
2525
	svm->nested.vmcb_iopm  = nested_vmcb->control.iopm_base_pa  & ~0x0fffULL;
Alexander Graf's avatar
Alexander Graf committed
2526

2527
	/* cache intercepts */
2528
	svm->nested.intercept_cr         = nested_vmcb->control.intercept_cr;
2529
	svm->nested.intercept_dr         = nested_vmcb->control.intercept_dr;
2530 2531 2532
	svm->nested.intercept_exceptions = nested_vmcb->control.intercept_exceptions;
	svm->nested.intercept            = nested_vmcb->control.intercept;

2533
	svm_flush_tlb(&svm->vcpu);
Alexander Graf's avatar
Alexander Graf committed
2534 2535 2536 2537 2538 2539
	svm->vmcb->control.int_ctl = nested_vmcb->control.int_ctl | V_INTR_MASKING_MASK;
	if (nested_vmcb->control.int_ctl & V_INTR_MASKING_MASK)
		svm->vcpu.arch.hflags |= HF_VINTR_MASK;
	else
		svm->vcpu.arch.hflags &= ~HF_VINTR_MASK;

2540 2541
	if (svm->vcpu.arch.hflags & HF_VINTR_MASK) {
		/* We only want the cr8 intercept bits of the guest */
2542 2543
		clr_cr_intercept(svm, INTERCEPT_CR8_READ);
		clr_cr_intercept(svm, INTERCEPT_CR8_WRITE);
2544 2545
	}

2546
	/* We don't want to see VMMCALLs from a nested guest */
2547
	clr_intercept(svm, INTERCEPT_VMMCALL);
2548

2549
	svm->vmcb->control.lbr_ctl = nested_vmcb->control.lbr_ctl;
Alexander Graf's avatar
Alexander Graf committed
2550 2551 2552 2553 2554 2555
	svm->vmcb->control.int_vector = nested_vmcb->control.int_vector;
	svm->vmcb->control.int_state = nested_vmcb->control.int_state;
	svm->vmcb->control.tsc_offset += nested_vmcb->control.tsc_offset;
	svm->vmcb->control.event_inj = nested_vmcb->control.event_inj;
	svm->vmcb->control.event_inj_err = nested_vmcb->control.event_inj_err;

2556
	nested_svm_unmap(page);
2557

2558 2559 2560
	/* Enter Guest-Mode */
	enter_guest_mode(&svm->vcpu);

2561 2562 2563 2564 2565 2566
	/*
	 * Merge guest and host intercepts - must be called  with vcpu in
	 * guest-mode to take affect here
	 */
	recalc_intercepts(svm);

2567
	svm->nested.vmcb = vmcb_gpa;
2568

2569
	enable_gif(svm);
Alexander Graf's avatar
Alexander Graf committed
2570

2571 2572
	mark_all_dirty(svm->vmcb);

2573
	return true;
Alexander Graf's avatar
Alexander Graf committed
2574 2575
}

2576
static void nested_svm_vmloadsave(struct vmcb *from_vmcb, struct vmcb *to_vmcb)
2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591
{
	to_vmcb->save.fs = from_vmcb->save.fs;
	to_vmcb->save.gs = from_vmcb->save.gs;
	to_vmcb->save.tr = from_vmcb->save.tr;
	to_vmcb->save.ldtr = from_vmcb->save.ldtr;
	to_vmcb->save.kernel_gs_base = from_vmcb->save.kernel_gs_base;
	to_vmcb->save.star = from_vmcb->save.star;
	to_vmcb->save.lstar = from_vmcb->save.lstar;
	to_vmcb->save.cstar = from_vmcb->save.cstar;
	to_vmcb->save.sfmask = from_vmcb->save.sfmask;
	to_vmcb->save.sysenter_cs = from_vmcb->save.sysenter_cs;
	to_vmcb->save.sysenter_esp = from_vmcb->save.sysenter_esp;
	to_vmcb->save.sysenter_eip = from_vmcb->save.sysenter_eip;
}

2592
static int vmload_interception(struct vcpu_svm *svm)
2593
{
2594
	struct vmcb *nested_vmcb;
2595
	struct page *page;
2596

2597 2598 2599
	if (nested_svm_check_permissions(svm))
		return 1;

2600
	nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
2601 2602 2603
	if (!nested_vmcb)
		return 1;

2604 2605 2606
	svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
	skip_emulated_instruction(&svm->vcpu);

2607
	nested_svm_vmloadsave(nested_vmcb, svm->vmcb);
2608
	nested_svm_unmap(page);
2609 2610 2611 2612

	return 1;
}

2613
static int vmsave_interception(struct vcpu_svm *svm)
2614
{
2615
	struct vmcb *nested_vmcb;
2616
	struct page *page;
2617

2618 2619 2620
	if (nested_svm_check_permissions(svm))
		return 1;

2621
	nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
2622 2623 2624
	if (!nested_vmcb)
		return 1;

2625 2626 2627
	svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
	skip_emulated_instruction(&svm->vcpu);

2628
	nested_svm_vmloadsave(svm->vmcb, nested_vmcb);
2629
	nested_svm_unmap(page);
2630 2631 2632 2633

	return 1;
}

2634
static int vmrun_interception(struct vcpu_svm *svm)
Alexander Graf's avatar
Alexander Graf committed
2635 2636 2637 2638
{
	if (nested_svm_check_permissions(svm))
		return 1;

2639 2640
	/* Save rip after vmrun instruction */
	kvm_rip_write(&svm->vcpu, kvm_rip_read(&svm->vcpu) + 3);
Alexander Graf's avatar
Alexander Graf committed
2641

2642
	if (!nested_svm_vmrun(svm))
Alexander Graf's avatar
Alexander Graf committed
2643 2644
		return 1;

2645
	if (!nested_svm_vmrun_msrpm(svm))
2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657
		goto failed;

	return 1;

failed:

	svm->vmcb->control.exit_code    = SVM_EXIT_ERR;
	svm->vmcb->control.exit_code_hi = 0;
	svm->vmcb->control.exit_info_1  = 0;
	svm->vmcb->control.exit_info_2  = 0;

	nested_svm_vmexit(svm);
Alexander Graf's avatar
Alexander Graf committed
2658 2659 2660 2661

	return 1;
}

2662
static int stgi_interception(struct vcpu_svm *svm)
2663 2664 2665 2666 2667 2668
{
	if (nested_svm_check_permissions(svm))
		return 1;

	svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
	skip_emulated_instruction(&svm->vcpu);
2669
	kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
2670

2671
	enable_gif(svm);
2672 2673 2674 2675

	return 1;
}

2676
static int clgi_interception(struct vcpu_svm *svm)
2677 2678 2679 2680 2681 2682 2683
{
	if (nested_svm_check_permissions(svm))
		return 1;

	svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
	skip_emulated_instruction(&svm->vcpu);

2684
	disable_gif(svm);
2685 2686 2687 2688 2689

	/* After a CLGI no interrupts should come */
	svm_clear_vintr(svm);
	svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;

2690 2691
	mark_dirty(svm->vmcb, VMCB_INTR);

2692 2693 2694
	return 1;
}

2695
static int invlpga_interception(struct vcpu_svm *svm)
Alexander Graf's avatar
Alexander Graf committed
2696 2697 2698
{
	struct kvm_vcpu *vcpu = &svm->vcpu;

2699 2700 2701
	trace_kvm_invlpga(svm->vmcb->save.rip, vcpu->arch.regs[VCPU_REGS_RCX],
			  vcpu->arch.regs[VCPU_REGS_RAX]);

Alexander Graf's avatar
Alexander Graf committed
2702 2703 2704 2705 2706 2707 2708 2709
	/* Let's treat INVLPGA the same as INVLPG (can be optimized!) */
	kvm_mmu_invlpg(vcpu, vcpu->arch.regs[VCPU_REGS_RAX]);

	svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
	skip_emulated_instruction(&svm->vcpu);
	return 1;
}

2710 2711 2712 2713 2714 2715 2716 2717
static int skinit_interception(struct vcpu_svm *svm)
{
	trace_kvm_skinit(svm->vmcb->save.rip, svm->vcpu.arch.regs[VCPU_REGS_RAX]);

	kvm_queue_exception(&svm->vcpu, UD_VECTOR);
	return 1;
}

2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730
static int xsetbv_interception(struct vcpu_svm *svm)
{
	u64 new_bv = kvm_read_edx_eax(&svm->vcpu);
	u32 index = kvm_register_read(&svm->vcpu, VCPU_REGS_RCX);

	if (kvm_set_xcr(&svm->vcpu, index, new_bv) == 0) {
		svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
		skip_emulated_instruction(&svm->vcpu);
	}

	return 1;
}

2731
static int invalid_op_interception(struct vcpu_svm *svm)
2732
{
2733
	kvm_queue_exception(&svm->vcpu, UD_VECTOR);
2734 2735 2736
	return 1;
}

2737
static int task_switch_interception(struct vcpu_svm *svm)
2738
{
2739
	u16 tss_selector;
2740 2741 2742
	int reason;
	int int_type = svm->vmcb->control.exit_int_info &
		SVM_EXITINTINFO_TYPE_MASK;
2743
	int int_vec = svm->vmcb->control.exit_int_info & SVM_EVTINJ_VEC_MASK;
2744 2745 2746 2747
	uint32_t type =
		svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_TYPE_MASK;
	uint32_t idt_v =
		svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID;
2748 2749
	bool has_error_code = false;
	u32 error_code = 0;
2750 2751

	tss_selector = (u16)svm->vmcb->control.exit_info_1;
2752

2753 2754
	if (svm->vmcb->control.exit_info_2 &
	    (1ULL << SVM_EXITINFOSHIFT_TS_REASON_IRET))
2755 2756 2757 2758
		reason = TASK_SWITCH_IRET;
	else if (svm->vmcb->control.exit_info_2 &
		 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_JMP))
		reason = TASK_SWITCH_JMP;
2759
	else if (idt_v)
2760 2761 2762 2763
		reason = TASK_SWITCH_GATE;
	else
		reason = TASK_SWITCH_CALL;

2764 2765 2766 2767 2768 2769
	if (reason == TASK_SWITCH_GATE) {
		switch (type) {
		case SVM_EXITINTINFO_TYPE_NMI:
			svm->vcpu.arch.nmi_injected = false;
			break;
		case SVM_EXITINTINFO_TYPE_EXEPT:
2770 2771 2772 2773 2774 2775
			if (svm->vmcb->control.exit_info_2 &
			    (1ULL << SVM_EXITINFOSHIFT_TS_HAS_ERROR_CODE)) {
				has_error_code = true;
				error_code =
					(u32)svm->vmcb->control.exit_info_2;
			}
2776 2777 2778 2779 2780 2781 2782 2783 2784
			kvm_clear_exception_queue(&svm->vcpu);
			break;
		case SVM_EXITINTINFO_TYPE_INTR:
			kvm_clear_interrupt_queue(&svm->vcpu);
			break;
		default:
			break;
		}
	}
2785

2786 2787 2788
	if (reason != TASK_SWITCH_GATE ||
	    int_type == SVM_EXITINTINFO_TYPE_SOFT ||
	    (int_type == SVM_EXITINTINFO_TYPE_EXEPT &&
2789 2790
	     (int_vec == OF_VECTOR || int_vec == BP_VECTOR)))
		skip_emulated_instruction(&svm->vcpu);
2791

2792 2793 2794 2795 2796 2797 2798 2799
	if (kvm_task_switch(&svm->vcpu, tss_selector, reason,
				has_error_code, error_code) == EMULATE_FAIL) {
		svm->vcpu.run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
		svm->vcpu.run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
		svm->vcpu.run->internal.ndata = 0;
		return 0;
	}
	return 1;
2800 2801
}

2802
static int cpuid_interception(struct vcpu_svm *svm)
2803
{
2804
	svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
Rusty Russell's avatar
Rusty Russell committed
2805
	kvm_emulate_cpuid(&svm->vcpu);
2806
	return 1;
2807 2808
}

2809
static int iret_interception(struct vcpu_svm *svm)
2810 2811
{
	++svm->vcpu.stat.nmi_window_exits;
2812
	clr_intercept(svm, INTERCEPT_IRET);
2813
	svm->vcpu.arch.hflags |= HF_IRET_MASK;
2814
	svm->nmi_iret_rip = kvm_rip_read(&svm->vcpu);
2815 2816 2817
	return 1;
}

2818
static int invlpg_interception(struct vcpu_svm *svm)
Marcelo Tosatti's avatar
Marcelo Tosatti committed
2819
{
2820 2821 2822 2823 2824 2825
	if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
		return emulate_instruction(&svm->vcpu, 0) == EMULATE_DONE;

	kvm_mmu_invlpg(&svm->vcpu, svm->vmcb->control.exit_info_1);
	skip_emulated_instruction(&svm->vcpu);
	return 1;
Marcelo Tosatti's avatar
Marcelo Tosatti committed
2826 2827
}

2828
static int emulate_on_interception(struct vcpu_svm *svm)
2829
{
2830
	return emulate_instruction(&svm->vcpu, 0) == EMULATE_DONE;
2831 2832
}

Avi Kivity's avatar
Avi Kivity committed
2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845
static int rdpmc_interception(struct vcpu_svm *svm)
{
	int err;

	if (!static_cpu_has(X86_FEATURE_NRIPS))
		return emulate_on_interception(svm);

	err = kvm_rdpmc(&svm->vcpu);
	kvm_complete_insn_gp(&svm->vcpu, err);

	return 1;
}

2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868
bool check_selective_cr0_intercepted(struct vcpu_svm *svm, unsigned long val)
{
	unsigned long cr0 = svm->vcpu.arch.cr0;
	bool ret = false;
	u64 intercept;

	intercept = svm->nested.intercept;

	if (!is_guest_mode(&svm->vcpu) ||
	    (!(intercept & (1ULL << INTERCEPT_SELECTIVE_CR0))))
		return false;

	cr0 &= ~SVM_CR0_SELECTIVE_MASK;
	val &= ~SVM_CR0_SELECTIVE_MASK;

	if (cr0 ^ val) {
		svm->vmcb->control.exit_code = SVM_EXIT_CR0_SEL_WRITE;
		ret = (nested_svm_exit_handled(svm) == NESTED_EXIT_DONE);
	}

	return ret;
}

2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891
#define CR_VALID (1ULL << 63)

static int cr_interception(struct vcpu_svm *svm)
{
	int reg, cr;
	unsigned long val;
	int err;

	if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
		return emulate_on_interception(svm);

	if (unlikely((svm->vmcb->control.exit_info_1 & CR_VALID) == 0))
		return emulate_on_interception(svm);

	reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
	cr = svm->vmcb->control.exit_code - SVM_EXIT_READ_CR0;

	err = 0;
	if (cr >= 16) { /* mov to cr */
		cr -= 16;
		val = kvm_register_read(&svm->vcpu, reg);
		switch (cr) {
		case 0:
2892 2893
			if (!check_selective_cr0_intercepted(svm, val))
				err = kvm_set_cr0(&svm->vcpu, val);
2894 2895 2896
			else
				return 1;

2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920
			break;
		case 3:
			err = kvm_set_cr3(&svm->vcpu, val);
			break;
		case 4:
			err = kvm_set_cr4(&svm->vcpu, val);
			break;
		case 8:
			err = kvm_set_cr8(&svm->vcpu, val);
			break;
		default:
			WARN(1, "unhandled write to CR%d", cr);
			kvm_queue_exception(&svm->vcpu, UD_VECTOR);
			return 1;
		}
	} else { /* mov from cr */
		switch (cr) {
		case 0:
			val = kvm_read_cr0(&svm->vcpu);
			break;
		case 2:
			val = svm->vcpu.arch.cr2;
			break;
		case 3:
2921
			val = kvm_read_cr3(&svm->vcpu);
2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940
			break;
		case 4:
			val = kvm_read_cr4(&svm->vcpu);
			break;
		case 8:
			val = kvm_get_cr8(&svm->vcpu);
			break;
		default:
			WARN(1, "unhandled read from CR%d", cr);
			kvm_queue_exception(&svm->vcpu, UD_VECTOR);
			return 1;
		}
		kvm_register_write(&svm->vcpu, reg, val);
	}
	kvm_complete_insn_gp(&svm->vcpu, err);

	return 1;
}

2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961
static int dr_interception(struct vcpu_svm *svm)
{
	int reg, dr;
	unsigned long val;
	int err;

	if (!boot_cpu_has(X86_FEATURE_DECODEASSISTS))
		return emulate_on_interception(svm);

	reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
	dr = svm->vmcb->control.exit_code - SVM_EXIT_READ_DR0;

	if (dr >= 16) { /* mov to DRn */
		val = kvm_register_read(&svm->vcpu, reg);
		kvm_set_dr(&svm->vcpu, dr - 16, val);
	} else {
		err = kvm_get_dr(&svm->vcpu, dr, &val);
		if (!err)
			kvm_register_write(&svm->vcpu, reg, val);
	}

2962 2963
	skip_emulated_instruction(&svm->vcpu);

2964 2965 2966
	return 1;
}

2967
static int cr8_write_interception(struct vcpu_svm *svm)
2968
{
2969
	struct kvm_run *kvm_run = svm->vcpu.run;
Andre Przywara's avatar
Andre Przywara committed
2970
	int r;
2971

2972 2973
	u8 cr8_prev = kvm_get_cr8(&svm->vcpu);
	/* instruction emulation calls kvm_set_cr8() */
2974
	r = cr_interception(svm);
2975
	if (irqchip_in_kernel(svm->vcpu.kvm)) {
2976
		clr_cr_intercept(svm, INTERCEPT_CR8_WRITE);
2977
		return r;
2978
	}
2979
	if (cr8_prev <= kvm_get_cr8(&svm->vcpu))
2980
		return r;
2981 2982 2983 2984
	kvm_run->exit_reason = KVM_EXIT_SET_TPR;
	return 0;
}

Nadav Har'El's avatar
Nadav Har'El committed
2985 2986 2987 2988 2989 2990 2991
u64 svm_read_l1_tsc(struct kvm_vcpu *vcpu)
{
	struct vmcb *vmcb = get_host_vmcb(to_svm(vcpu));
	return vmcb->control.tsc_offset +
		svm_scale_tsc(vcpu, native_read_tsc());
}

2992 2993
static int svm_get_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 *data)
{
2994 2995
	struct vcpu_svm *svm = to_svm(vcpu);

2996
	switch (ecx) {
2997
	case MSR_IA32_TSC: {
2998
		*data = svm->vmcb->control.tsc_offset +
2999 3000
			svm_scale_tsc(vcpu, native_read_tsc());

3001 3002
		break;
	}
Brian Gerst's avatar
Brian Gerst committed
3003
	case MSR_STAR:
3004
		*data = svm->vmcb->save.star;
3005
		break;
3006
#ifdef CONFIG_X86_64
3007
	case MSR_LSTAR:
3008
		*data = svm->vmcb->save.lstar;
3009 3010
		break;
	case MSR_CSTAR:
3011
		*data = svm->vmcb->save.cstar;
3012 3013
		break;
	case MSR_KERNEL_GS_BASE:
3014
		*data = svm->vmcb->save.kernel_gs_base;
3015 3016
		break;
	case MSR_SYSCALL_MASK:
3017
		*data = svm->vmcb->save.sfmask;
3018 3019 3020
		break;
#endif
	case MSR_IA32_SYSENTER_CS:
3021
		*data = svm->vmcb->save.sysenter_cs;
3022 3023
		break;
	case MSR_IA32_SYSENTER_EIP:
3024
		*data = svm->sysenter_eip;
3025 3026
		break;
	case MSR_IA32_SYSENTER_ESP:
3027
		*data = svm->sysenter_esp;
3028
		break;
3029 3030 3031 3032 3033
	/*
	 * Nobody will change the following 5 values in the VMCB so we can
	 * safely return them on rdmsr. They will always be 0 until LBRV is
	 * implemented.
	 */
3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048
	case MSR_IA32_DEBUGCTLMSR:
		*data = svm->vmcb->save.dbgctl;
		break;
	case MSR_IA32_LASTBRANCHFROMIP:
		*data = svm->vmcb->save.br_from;
		break;
	case MSR_IA32_LASTBRANCHTOIP:
		*data = svm->vmcb->save.br_to;
		break;
	case MSR_IA32_LASTINTFROMIP:
		*data = svm->vmcb->save.last_excp_from;
		break;
	case MSR_IA32_LASTINTTOIP:
		*data = svm->vmcb->save.last_excp_to;
		break;
Alexander Graf's avatar
Alexander Graf committed
3049
	case MSR_VM_HSAVE_PA:
3050
		*data = svm->nested.hsave_msr;
Alexander Graf's avatar
Alexander Graf committed
3051
		break;
3052
	case MSR_VM_CR:
3053
		*data = svm->nested.vm_cr_msr;
3054
		break;
3055 3056 3057
	case MSR_IA32_UCODE_REV:
		*data = 0x01000065;
		break;
3058
	default:
3059
		return kvm_get_msr_common(vcpu, ecx, data);
3060 3061 3062 3063
	}
	return 0;
}

3064
static int rdmsr_interception(struct vcpu_svm *svm)
3065
{
3066
	u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
3067 3068
	u64 data;

3069 3070
	if (svm_get_msr(&svm->vcpu, ecx, &data)) {
		trace_kvm_msr_read_ex(ecx);
3071
		kvm_inject_gp(&svm->vcpu, 0);
3072
	} else {
3073
		trace_kvm_msr_read(ecx, data);
3074

3075
		svm->vcpu.arch.regs[VCPU_REGS_RAX] = data & 0xffffffff;
3076
		svm->vcpu.arch.regs[VCPU_REGS_RDX] = data >> 32;
3077
		svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
Rusty Russell's avatar
Rusty Russell committed
3078
		skip_emulated_instruction(&svm->vcpu);
3079 3080 3081 3082
	}
	return 1;
}

3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107
static int svm_set_vm_cr(struct kvm_vcpu *vcpu, u64 data)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	int svm_dis, chg_mask;

	if (data & ~SVM_VM_CR_VALID_MASK)
		return 1;

	chg_mask = SVM_VM_CR_VALID_MASK;

	if (svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK)
		chg_mask &= ~(SVM_VM_CR_SVM_LOCK_MASK | SVM_VM_CR_SVM_DIS_MASK);

	svm->nested.vm_cr_msr &= ~chg_mask;
	svm->nested.vm_cr_msr |= (data & chg_mask);

	svm_dis = svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK;

	/* check for svm_disable while efer.svme is set */
	if (svm_dis && (vcpu->arch.efer & EFER_SVME))
		return 1;

	return 0;
}

3108 3109
static int svm_set_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 data)
{
3110 3111
	struct vcpu_svm *svm = to_svm(vcpu);

3112
	switch (ecx) {
3113
	case MSR_IA32_TSC:
3114
		kvm_write_tsc(vcpu, data);
3115
		break;
Brian Gerst's avatar
Brian Gerst committed
3116
	case MSR_STAR:
3117
		svm->vmcb->save.star = data;
3118
		break;
3119
#ifdef CONFIG_X86_64
3120
	case MSR_LSTAR:
3121
		svm->vmcb->save.lstar = data;
3122 3123
		break;
	case MSR_CSTAR:
3124
		svm->vmcb->save.cstar = data;
3125 3126
		break;
	case MSR_KERNEL_GS_BASE:
3127
		svm->vmcb->save.kernel_gs_base = data;
3128 3129
		break;
	case MSR_SYSCALL_MASK:
3130
		svm->vmcb->save.sfmask = data;
3131 3132 3133
		break;
#endif
	case MSR_IA32_SYSENTER_CS:
3134
		svm->vmcb->save.sysenter_cs = data;
3135 3136
		break;
	case MSR_IA32_SYSENTER_EIP:
3137
		svm->sysenter_eip = data;
3138
		svm->vmcb->save.sysenter_eip = data;
3139 3140
		break;
	case MSR_IA32_SYSENTER_ESP:
3141
		svm->sysenter_esp = data;
3142
		svm->vmcb->save.sysenter_esp = data;
3143
		break;
3144
	case MSR_IA32_DEBUGCTLMSR:
3145
		if (!boot_cpu_has(X86_FEATURE_LBRV)) {
3146
			pr_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
3147
					__func__, data);
3148 3149 3150 3151 3152 3153
			break;
		}
		if (data & DEBUGCTL_RESERVED_BITS)
			return 1;

		svm->vmcb->save.dbgctl = data;
3154
		mark_dirty(svm->vmcb, VMCB_LBR);
3155 3156 3157 3158
		if (data & (1ULL<<0))
			svm_enable_lbrv(svm);
		else
			svm_disable_lbrv(svm);
3159
		break;
Alexander Graf's avatar
Alexander Graf committed
3160
	case MSR_VM_HSAVE_PA:
3161
		svm->nested.hsave_msr = data;
3162
		break;
3163
	case MSR_VM_CR:
3164
		return svm_set_vm_cr(vcpu, data);
3165 3166 3167
	case MSR_VM_IGNNE:
		pr_unimpl(vcpu, "unimplemented wrmsr: 0x%x data 0x%llx\n", ecx, data);
		break;
3168
	default:
3169
		return kvm_set_msr_common(vcpu, ecx, data);
3170 3171 3172 3173
	}
	return 0;
}

3174
static int wrmsr_interception(struct vcpu_svm *svm)
3175
{
3176
	u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
3177
	u64 data = (svm->vcpu.arch.regs[VCPU_REGS_RAX] & -1u)
3178
		| ((u64)(svm->vcpu.arch.regs[VCPU_REGS_RDX] & -1u) << 32);
3179 3180


3181
	svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
3182 3183
	if (svm_set_msr(&svm->vcpu, ecx, data)) {
		trace_kvm_msr_write_ex(ecx, data);
3184
		kvm_inject_gp(&svm->vcpu, 0);
3185 3186
	} else {
		trace_kvm_msr_write(ecx, data);
Rusty Russell's avatar
Rusty Russell committed
3187
		skip_emulated_instruction(&svm->vcpu);
3188
	}
3189 3190 3191
	return 1;
}

3192
static int msr_interception(struct vcpu_svm *svm)
3193
{
Rusty Russell's avatar
Rusty Russell committed
3194
	if (svm->vmcb->control.exit_info_1)
3195
		return wrmsr_interception(svm);
3196
	else
3197
		return rdmsr_interception(svm);
3198 3199
}

3200
static int interrupt_window_interception(struct vcpu_svm *svm)
3201
{
3202 3203
	struct kvm_run *kvm_run = svm->vcpu.run;

3204
	kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
3205
	svm_clear_vintr(svm);
3206
	svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
3207
	mark_dirty(svm->vmcb, VMCB_INTR);
3208 3209 3210 3211
	/*
	 * If the user space waits to inject interrupts, exit as soon as
	 * possible
	 */
3212 3213 3214
	if (!irqchip_in_kernel(svm->vcpu.kvm) &&
	    kvm_run->request_interrupt_window &&
	    !kvm_cpu_has_interrupt(&svm->vcpu)) {
Rusty Russell's avatar
Rusty Russell committed
3215
		++svm->vcpu.stat.irq_window_exits;
3216 3217 3218 3219 3220 3221 3222
		kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
		return 0;
	}

	return 1;
}

3223 3224 3225 3226 3227 3228
static int pause_interception(struct vcpu_svm *svm)
{
	kvm_vcpu_on_spin(&(svm->vcpu));
	return 1;
}

3229
static int (*svm_exit_handlers[])(struct vcpu_svm *svm) = {
3230 3231 3232 3233
	[SVM_EXIT_READ_CR0]			= cr_interception,
	[SVM_EXIT_READ_CR3]			= cr_interception,
	[SVM_EXIT_READ_CR4]			= cr_interception,
	[SVM_EXIT_READ_CR8]			= cr_interception,
3234
	[SVM_EXIT_CR0_SEL_WRITE]		= emulate_on_interception,
3235
	[SVM_EXIT_WRITE_CR0]			= cr_interception,
3236 3237
	[SVM_EXIT_WRITE_CR3]			= cr_interception,
	[SVM_EXIT_WRITE_CR4]			= cr_interception,
3238
	[SVM_EXIT_WRITE_CR8]			= cr8_write_interception,
3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254
	[SVM_EXIT_READ_DR0]			= dr_interception,
	[SVM_EXIT_READ_DR1]			= dr_interception,
	[SVM_EXIT_READ_DR2]			= dr_interception,
	[SVM_EXIT_READ_DR3]			= dr_interception,
	[SVM_EXIT_READ_DR4]			= dr_interception,
	[SVM_EXIT_READ_DR5]			= dr_interception,
	[SVM_EXIT_READ_DR6]			= dr_interception,
	[SVM_EXIT_READ_DR7]			= dr_interception,
	[SVM_EXIT_WRITE_DR0]			= dr_interception,
	[SVM_EXIT_WRITE_DR1]			= dr_interception,
	[SVM_EXIT_WRITE_DR2]			= dr_interception,
	[SVM_EXIT_WRITE_DR3]			= dr_interception,
	[SVM_EXIT_WRITE_DR4]			= dr_interception,
	[SVM_EXIT_WRITE_DR5]			= dr_interception,
	[SVM_EXIT_WRITE_DR6]			= dr_interception,
	[SVM_EXIT_WRITE_DR7]			= dr_interception,
Jan Kiszka's avatar
Jan Kiszka committed
3255 3256
	[SVM_EXIT_EXCP_BASE + DB_VECTOR]	= db_interception,
	[SVM_EXIT_EXCP_BASE + BP_VECTOR]	= bp_interception,
3257
	[SVM_EXIT_EXCP_BASE + UD_VECTOR]	= ud_interception,
3258 3259 3260 3261
	[SVM_EXIT_EXCP_BASE + PF_VECTOR]	= pf_interception,
	[SVM_EXIT_EXCP_BASE + NM_VECTOR]	= nm_interception,
	[SVM_EXIT_EXCP_BASE + MC_VECTOR]	= mc_interception,
	[SVM_EXIT_INTR]				= intr_interception,
3262
	[SVM_EXIT_NMI]				= nmi_interception,
3263 3264
	[SVM_EXIT_SMI]				= nop_on_interception,
	[SVM_EXIT_INIT]				= nop_on_interception,
3265
	[SVM_EXIT_VINTR]			= interrupt_window_interception,
Avi Kivity's avatar
Avi Kivity committed
3266
	[SVM_EXIT_RDPMC]			= rdpmc_interception,
3267
	[SVM_EXIT_CPUID]			= cpuid_interception,
3268
	[SVM_EXIT_IRET]                         = iret_interception,
3269
	[SVM_EXIT_INVD]                         = emulate_on_interception,
3270
	[SVM_EXIT_PAUSE]			= pause_interception,
3271
	[SVM_EXIT_HLT]				= halt_interception,
Marcelo Tosatti's avatar
Marcelo Tosatti committed
3272
	[SVM_EXIT_INVLPG]			= invlpg_interception,
Alexander Graf's avatar
Alexander Graf committed
3273
	[SVM_EXIT_INVLPGA]			= invlpga_interception,
3274
	[SVM_EXIT_IOIO]				= io_interception,
3275 3276
	[SVM_EXIT_MSR]				= msr_interception,
	[SVM_EXIT_TASK_SWITCH]			= task_switch_interception,
3277
	[SVM_EXIT_SHUTDOWN]			= shutdown_interception,
Alexander Graf's avatar
Alexander Graf committed
3278
	[SVM_EXIT_VMRUN]			= vmrun_interception,
3279
	[SVM_EXIT_VMMCALL]			= vmmcall_interception,
3280 3281
	[SVM_EXIT_VMLOAD]			= vmload_interception,
	[SVM_EXIT_VMSAVE]			= vmsave_interception,
3282 3283
	[SVM_EXIT_STGI]				= stgi_interception,
	[SVM_EXIT_CLGI]				= clgi_interception,
3284
	[SVM_EXIT_SKINIT]			= skinit_interception,
3285
	[SVM_EXIT_WBINVD]                       = emulate_on_interception,
3286 3287
	[SVM_EXIT_MONITOR]			= invalid_op_interception,
	[SVM_EXIT_MWAIT]			= invalid_op_interception,
3288
	[SVM_EXIT_XSETBV]			= xsetbv_interception,
3289
	[SVM_EXIT_NPF]				= pf_interception,
3290 3291
};

3292
static void dump_vmcb(struct kvm_vcpu *vcpu)
3293 3294 3295 3296 3297 3298
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	struct vmcb_save_area *save = &svm->vmcb->save;

	pr_err("VMCB Control Area:\n");
3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324
	pr_err("%-20s%04x\n", "cr_read:", control->intercept_cr & 0xffff);
	pr_err("%-20s%04x\n", "cr_write:", control->intercept_cr >> 16);
	pr_err("%-20s%04x\n", "dr_read:", control->intercept_dr & 0xffff);
	pr_err("%-20s%04x\n", "dr_write:", control->intercept_dr >> 16);
	pr_err("%-20s%08x\n", "exceptions:", control->intercept_exceptions);
	pr_err("%-20s%016llx\n", "intercepts:", control->intercept);
	pr_err("%-20s%d\n", "pause filter count:", control->pause_filter_count);
	pr_err("%-20s%016llx\n", "iopm_base_pa:", control->iopm_base_pa);
	pr_err("%-20s%016llx\n", "msrpm_base_pa:", control->msrpm_base_pa);
	pr_err("%-20s%016llx\n", "tsc_offset:", control->tsc_offset);
	pr_err("%-20s%d\n", "asid:", control->asid);
	pr_err("%-20s%d\n", "tlb_ctl:", control->tlb_ctl);
	pr_err("%-20s%08x\n", "int_ctl:", control->int_ctl);
	pr_err("%-20s%08x\n", "int_vector:", control->int_vector);
	pr_err("%-20s%08x\n", "int_state:", control->int_state);
	pr_err("%-20s%08x\n", "exit_code:", control->exit_code);
	pr_err("%-20s%016llx\n", "exit_info1:", control->exit_info_1);
	pr_err("%-20s%016llx\n", "exit_info2:", control->exit_info_2);
	pr_err("%-20s%08x\n", "exit_int_info:", control->exit_int_info);
	pr_err("%-20s%08x\n", "exit_int_info_err:", control->exit_int_info_err);
	pr_err("%-20s%lld\n", "nested_ctl:", control->nested_ctl);
	pr_err("%-20s%016llx\n", "nested_cr3:", control->nested_cr3);
	pr_err("%-20s%08x\n", "event_inj:", control->event_inj);
	pr_err("%-20s%08x\n", "event_inj_err:", control->event_inj_err);
	pr_err("%-20s%lld\n", "lbr_ctl:", control->lbr_ctl);
	pr_err("%-20s%016llx\n", "next_rip:", control->next_rip);
3325
	pr_err("VMCB State Save Area:\n");
3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "es:",
	       save->es.selector, save->es.attrib,
	       save->es.limit, save->es.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "cs:",
	       save->cs.selector, save->cs.attrib,
	       save->cs.limit, save->cs.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ss:",
	       save->ss.selector, save->ss.attrib,
	       save->ss.limit, save->ss.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ds:",
	       save->ds.selector, save->ds.attrib,
	       save->ds.limit, save->ds.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "fs:",
	       save->fs.selector, save->fs.attrib,
	       save->fs.limit, save->fs.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "gs:",
	       save->gs.selector, save->gs.attrib,
	       save->gs.limit, save->gs.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "gdtr:",
	       save->gdtr.selector, save->gdtr.attrib,
	       save->gdtr.limit, save->gdtr.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ldtr:",
	       save->ldtr.selector, save->ldtr.attrib,
	       save->ldtr.limit, save->ldtr.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "idtr:",
	       save->idtr.selector, save->idtr.attrib,
	       save->idtr.limit, save->idtr.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "tr:",
	       save->tr.selector, save->tr.attrib,
	       save->tr.limit, save->tr.base);
3366 3367
	pr_err("cpl:            %d                efer:         %016llx\n",
		save->cpl, save->efer);
3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "cr0:", save->cr0, "cr2:", save->cr2);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "cr3:", save->cr3, "cr4:", save->cr4);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "dr6:", save->dr6, "dr7:", save->dr7);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "rip:", save->rip, "rflags:", save->rflags);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "rsp:", save->rsp, "rax:", save->rax);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "star:", save->star, "lstar:", save->lstar);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "cstar:", save->cstar, "sfmask:", save->sfmask);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "kernel_gs_base:", save->kernel_gs_base,
	       "sysenter_cs:", save->sysenter_cs);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "sysenter_esp:", save->sysenter_esp,
	       "sysenter_eip:", save->sysenter_eip);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "gpat:", save->g_pat, "dbgctl:", save->dbgctl);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "br_from:", save->br_from, "br_to:", save->br_to);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "excp_from:", save->last_excp_from,
	       "excp_to:", save->last_excp_to);
3395 3396
}

3397 3398 3399 3400 3401 3402 3403 3404
static void svm_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
{
	struct vmcb_control_area *control = &to_svm(vcpu)->vmcb->control;

	*info1 = control->exit_info_1;
	*info2 = control->exit_info_2;
}

3405
static int handle_exit(struct kvm_vcpu *vcpu)
3406
{
3407
	struct vcpu_svm *svm = to_svm(vcpu);
3408
	struct kvm_run *kvm_run = vcpu->run;
3409
	u32 exit_code = svm->vmcb->control.exit_code;
3410

3411
	if (!is_cr_intercept(svm, INTERCEPT_CR0_WRITE))
3412 3413 3414
		vcpu->arch.cr0 = svm->vmcb->save.cr0;
	if (npt_enabled)
		vcpu->arch.cr3 = svm->vmcb->save.cr3;
3415

3416 3417 3418 3419 3420 3421 3422
	if (unlikely(svm->nested.exit_required)) {
		nested_svm_vmexit(svm);
		svm->nested.exit_required = false;

		return 1;
	}

3423
	if (is_guest_mode(vcpu)) {
3424 3425
		int vmexit;

3426 3427 3428 3429
		trace_kvm_nested_vmexit(svm->vmcb->save.rip, exit_code,
					svm->vmcb->control.exit_info_1,
					svm->vmcb->control.exit_info_2,
					svm->vmcb->control.exit_int_info,
3430 3431
					svm->vmcb->control.exit_int_info_err,
					KVM_ISA_SVM);
3432

3433 3434 3435 3436 3437 3438
		vmexit = nested_svm_exit_special(svm);

		if (vmexit == NESTED_EXIT_CONTINUE)
			vmexit = nested_svm_exit_handled(svm);

		if (vmexit == NESTED_EXIT_DONE)
3439 3440 3441
			return 1;
	}

3442 3443
	svm_complete_interrupts(svm);

3444 3445 3446 3447
	if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
		kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
		kvm_run->fail_entry.hardware_entry_failure_reason
			= svm->vmcb->control.exit_code;
3448 3449
		pr_err("KVM: FAILED VMRUN WITH VMCB:\n");
		dump_vmcb(vcpu);
3450 3451 3452
		return 0;
	}

3453
	if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
3454
	    exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
3455 3456
	    exit_code != SVM_EXIT_NPF && exit_code != SVM_EXIT_TASK_SWITCH &&
	    exit_code != SVM_EXIT_INTR && exit_code != SVM_EXIT_NMI)
3457 3458
		printk(KERN_ERR "%s: unexpected exit_ini_info 0x%x "
		       "exit_code 0x%x\n",
3459
		       __func__, svm->vmcb->control.exit_int_info,
3460 3461
		       exit_code);

3462
	if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
3463
	    || !svm_exit_handlers[exit_code]) {
3464
		kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
3465
		kvm_run->hw.hardware_exit_reason = exit_code;
3466 3467 3468
		return 0;
	}

3469
	return svm_exit_handlers[exit_code](svm);
3470 3471 3472 3473 3474 3475
}

static void reload_tss(struct kvm_vcpu *vcpu)
{
	int cpu = raw_smp_processor_id();

3476 3477
	struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
	sd->tss_desc->type = 9; /* available 32/64-bit TSS */
3478 3479 3480
	load_TR_desc();
}

Rusty Russell's avatar
Rusty Russell committed
3481
static void pre_svm_run(struct vcpu_svm *svm)
3482 3483 3484
{
	int cpu = raw_smp_processor_id();

3485
	struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
3486

3487
	/* FIXME: handle wraparound of asid_generation */
3488 3489
	if (svm->asid_generation != sd->asid_generation)
		new_asid(svm, sd);
3490 3491
}

3492 3493 3494 3495 3496 3497
static void svm_inject_nmi(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	svm->vmcb->control.event_inj = SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_NMI;
	vcpu->arch.hflags |= HF_NMI_MASK;
3498
	set_intercept(svm, INTERCEPT_IRET);
3499 3500
	++vcpu->stat.nmi_injections;
}
3501

3502
static inline void svm_inject_irq(struct vcpu_svm *svm, int irq)
3503 3504 3505
{
	struct vmcb_control_area *control;

Rusty Russell's avatar
Rusty Russell committed
3506
	control = &svm->vmcb->control;
3507
	control->int_vector = irq;
3508 3509 3510
	control->int_ctl &= ~V_INTR_PRIO_MASK;
	control->int_ctl |= V_IRQ_MASK |
		((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
3511
	mark_dirty(svm->vmcb, VMCB_INTR);
3512 3513
}

3514
static void svm_set_irq(struct kvm_vcpu *vcpu)
Eddie Dong's avatar
Eddie Dong committed
3515 3516 3517
{
	struct vcpu_svm *svm = to_svm(vcpu);

3518
	BUG_ON(!(gif_set(svm)));
3519

3520 3521 3522
	trace_kvm_inj_virq(vcpu->arch.interrupt.nr);
	++vcpu->stat.irq_injections;

3523 3524
	svm->vmcb->control.event_inj = vcpu->arch.interrupt.nr |
		SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR;
Eddie Dong's avatar
Eddie Dong committed
3525 3526
}

3527
static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
3528 3529 3530
{
	struct vcpu_svm *svm = to_svm(vcpu);

3531
	if (is_guest_mode(vcpu) && (vcpu->arch.hflags & HF_VINTR_MASK))
3532 3533
		return;

3534
	if (irr == -1)
3535 3536
		return;

3537
	if (tpr >= irr)
3538
		set_cr_intercept(svm, INTERCEPT_CR8_WRITE);
3539
}
3540

3541 3542 3543 3544
static int svm_nmi_allowed(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb *vmcb = svm->vmcb;
3545 3546 3547 3548 3549 3550
	int ret;
	ret = !(vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) &&
	      !(svm->vcpu.arch.hflags & HF_NMI_MASK);
	ret = ret && gif_set(svm) && nested_svm_nmi(svm);

	return ret;
3551 3552
}

3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565
static bool svm_get_nmi_mask(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	return !!(svm->vcpu.arch.hflags & HF_NMI_MASK);
}

static void svm_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (masked) {
		svm->vcpu.arch.hflags |= HF_NMI_MASK;
3566
		set_intercept(svm, INTERCEPT_IRET);
3567 3568
	} else {
		svm->vcpu.arch.hflags &= ~HF_NMI_MASK;
3569
		clr_intercept(svm, INTERCEPT_IRET);
3570 3571 3572
	}
}

3573 3574 3575 3576
static int svm_interrupt_allowed(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb *vmcb = svm->vmcb;
3577 3578 3579 3580 3581 3582
	int ret;

	if (!gif_set(svm) ||
	     (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK))
		return 0;

3583
	ret = !!(kvm_get_rflags(vcpu) & X86_EFLAGS_IF);
3584

3585
	if (is_guest_mode(vcpu))
3586 3587 3588
		return ret && !(svm->vcpu.arch.hflags & HF_VINTR_MASK);

	return ret;
3589 3590
}

3591
static void enable_irq_window(struct kvm_vcpu *vcpu)
3592
{
3593 3594
	struct vcpu_svm *svm = to_svm(vcpu);

3595 3596 3597 3598 3599 3600
	/*
	 * In case GIF=0 we can't rely on the CPU to tell us when GIF becomes
	 * 1, because that's a separate STGI/VMRUN intercept.  The next time we
	 * get that intercept, this function will be called again though and
	 * we'll get the vintr intercept.
	 */
3601
	if (gif_set(svm) && nested_svm_intr(svm)) {
3602 3603 3604
		svm_set_vintr(svm);
		svm_inject_irq(svm, 0x0);
	}
3605 3606
}

3607
static void enable_nmi_window(struct kvm_vcpu *vcpu)
3608
{
3609
	struct vcpu_svm *svm = to_svm(vcpu);
3610

3611 3612 3613 3614
	if ((svm->vcpu.arch.hflags & (HF_NMI_MASK | HF_IRET_MASK))
	    == HF_NMI_MASK)
		return; /* IRET will cause a vm exit */

3615 3616 3617 3618
	/*
	 * Something prevents NMI from been injected. Single step over possible
	 * problem (IRET or exception injection or interrupt shadow)
	 */
3619
	svm->nmi_singlestep = true;
3620 3621
	svm->vmcb->save.rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
	update_db_intercept(vcpu);
3622 3623
}

3624 3625 3626 3627 3628
static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
{
	return 0;
}

3629 3630
static void svm_flush_tlb(struct kvm_vcpu *vcpu)
{
3631 3632 3633 3634 3635 3636
	struct vcpu_svm *svm = to_svm(vcpu);

	if (static_cpu_has(X86_FEATURE_FLUSHBYASID))
		svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ASID;
	else
		svm->asid_generation--;
3637 3638
}

3639 3640 3641 3642
static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
{
}

3643 3644 3645 3646
static inline void sync_cr8_to_lapic(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

3647
	if (is_guest_mode(vcpu) && (vcpu->arch.hflags & HF_VINTR_MASK))
3648 3649
		return;

3650
	if (!is_cr_intercept(svm, INTERCEPT_CR8_WRITE)) {
3651
		int cr8 = svm->vmcb->control.int_ctl & V_TPR_MASK;
3652
		kvm_set_cr8(vcpu, cr8);
3653 3654 3655
	}
}

3656 3657 3658 3659 3660
static inline void sync_lapic_to_cr8(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u64 cr8;

3661
	if (is_guest_mode(vcpu) && (vcpu->arch.hflags & HF_VINTR_MASK))
3662 3663
		return;

3664 3665 3666 3667 3668
	cr8 = kvm_get_cr8(vcpu);
	svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
	svm->vmcb->control.int_ctl |= cr8 & V_TPR_MASK;
}

3669 3670 3671 3672 3673
static void svm_complete_interrupts(struct vcpu_svm *svm)
{
	u8 vector;
	int type;
	u32 exitintinfo = svm->vmcb->control.exit_int_info;
3674 3675 3676
	unsigned int3_injected = svm->int3_injected;

	svm->int3_injected = 0;
3677

3678 3679 3680 3681 3682 3683
	/*
	 * If we've made progress since setting HF_IRET_MASK, we've
	 * executed an IRET and can allow NMI injection.
	 */
	if ((svm->vcpu.arch.hflags & HF_IRET_MASK)
	    && kvm_rip_read(&svm->vcpu) != svm->nmi_iret_rip) {
3684
		svm->vcpu.arch.hflags &= ~(HF_NMI_MASK | HF_IRET_MASK);
3685 3686
		kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
	}
3687

3688 3689 3690 3691 3692 3693 3694
	svm->vcpu.arch.nmi_injected = false;
	kvm_clear_exception_queue(&svm->vcpu);
	kvm_clear_interrupt_queue(&svm->vcpu);

	if (!(exitintinfo & SVM_EXITINTINFO_VALID))
		return;

3695 3696
	kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);

3697 3698 3699 3700 3701 3702 3703 3704
	vector = exitintinfo & SVM_EXITINTINFO_VEC_MASK;
	type = exitintinfo & SVM_EXITINTINFO_TYPE_MASK;

	switch (type) {
	case SVM_EXITINTINFO_TYPE_NMI:
		svm->vcpu.arch.nmi_injected = true;
		break;
	case SVM_EXITINTINFO_TYPE_EXEPT:
3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715
		/*
		 * In case of software exceptions, do not reinject the vector,
		 * but re-execute the instruction instead. Rewind RIP first
		 * if we emulated INT3 before.
		 */
		if (kvm_exception_is_soft(vector)) {
			if (vector == BP_VECTOR && int3_injected &&
			    kvm_is_linear_rip(&svm->vcpu, svm->int3_rip))
				kvm_rip_write(&svm->vcpu,
					      kvm_rip_read(&svm->vcpu) -
					      int3_injected);
3716
			break;
3717
		}
3718 3719
		if (exitintinfo & SVM_EXITINTINFO_VALID_ERR) {
			u32 err = svm->vmcb->control.exit_int_info_err;
3720
			kvm_requeue_exception_e(&svm->vcpu, vector, err);
3721 3722

		} else
3723
			kvm_requeue_exception(&svm->vcpu, vector);
3724 3725
		break;
	case SVM_EXITINTINFO_TYPE_INTR:
3726
		kvm_queue_interrupt(&svm->vcpu, vector, false);
3727 3728 3729 3730 3731 3732
		break;
	default:
		break;
	}
}

3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743
static void svm_cancel_injection(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;

	control->exit_int_info = control->event_inj;
	control->exit_int_info_err = control->event_inj_err;
	control->event_inj = 0;
	svm_complete_interrupts(svm);
}

3744 3745 3746 3747 3748 3749
#ifdef CONFIG_X86_64
#define R "r"
#else
#define R "e"
#endif

3750
static void svm_vcpu_run(struct kvm_vcpu *vcpu)
3751
{
3752
	struct vcpu_svm *svm = to_svm(vcpu);
3753

3754 3755 3756 3757
	svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
	svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
	svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];

3758 3759 3760 3761 3762 3763 3764
	/*
	 * A vmexit emulation is required before the vcpu can be executed
	 * again.
	 */
	if (unlikely(svm->nested.exit_required))
		return;

Rusty Russell's avatar
Rusty Russell committed
3765
	pre_svm_run(svm);
3766

3767 3768
	sync_lapic_to_cr8(vcpu);

3769
	svm->vmcb->save.cr2 = vcpu->arch.cr2;
3770

3771 3772 3773
	clgi();

	local_irq_enable();
3774

3775
	asm volatile (
3776 3777 3778 3779 3780 3781 3782
		"push %%"R"bp; \n\t"
		"mov %c[rbx](%[svm]), %%"R"bx \n\t"
		"mov %c[rcx](%[svm]), %%"R"cx \n\t"
		"mov %c[rdx](%[svm]), %%"R"dx \n\t"
		"mov %c[rsi](%[svm]), %%"R"si \n\t"
		"mov %c[rdi](%[svm]), %%"R"di \n\t"
		"mov %c[rbp](%[svm]), %%"R"bp \n\t"
3783
#ifdef CONFIG_X86_64
3784 3785 3786 3787 3788 3789 3790 3791
		"mov %c[r8](%[svm]),  %%r8  \n\t"
		"mov %c[r9](%[svm]),  %%r9  \n\t"
		"mov %c[r10](%[svm]), %%r10 \n\t"
		"mov %c[r11](%[svm]), %%r11 \n\t"
		"mov %c[r12](%[svm]), %%r12 \n\t"
		"mov %c[r13](%[svm]), %%r13 \n\t"
		"mov %c[r14](%[svm]), %%r14 \n\t"
		"mov %c[r15](%[svm]), %%r15 \n\t"
3792 3793 3794
#endif

		/* Enter guest mode */
3795 3796
		"push %%"R"ax \n\t"
		"mov %c[vmcb](%[svm]), %%"R"ax \n\t"
3797 3798 3799
		__ex(SVM_VMLOAD) "\n\t"
		__ex(SVM_VMRUN) "\n\t"
		__ex(SVM_VMSAVE) "\n\t"
3800
		"pop %%"R"ax \n\t"
3801 3802

		/* Save guest registers, load host registers */
3803 3804 3805 3806 3807 3808
		"mov %%"R"bx, %c[rbx](%[svm]) \n\t"
		"mov %%"R"cx, %c[rcx](%[svm]) \n\t"
		"mov %%"R"dx, %c[rdx](%[svm]) \n\t"
		"mov %%"R"si, %c[rsi](%[svm]) \n\t"
		"mov %%"R"di, %c[rdi](%[svm]) \n\t"
		"mov %%"R"bp, %c[rbp](%[svm]) \n\t"
3809
#ifdef CONFIG_X86_64
3810 3811 3812 3813 3814 3815 3816 3817
		"mov %%r8,  %c[r8](%[svm]) \n\t"
		"mov %%r9,  %c[r9](%[svm]) \n\t"
		"mov %%r10, %c[r10](%[svm]) \n\t"
		"mov %%r11, %c[r11](%[svm]) \n\t"
		"mov %%r12, %c[r12](%[svm]) \n\t"
		"mov %%r13, %c[r13](%[svm]) \n\t"
		"mov %%r14, %c[r14](%[svm]) \n\t"
		"mov %%r15, %c[r15](%[svm]) \n\t"
3818
#endif
3819
		"pop %%"R"bp"
3820
		:
3821
		: [svm]"a"(svm),
3822
		  [vmcb]"i"(offsetof(struct vcpu_svm, vmcb_pa)),
3823 3824 3825 3826 3827 3828
		  [rbx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBX])),
		  [rcx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RCX])),
		  [rdx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDX])),
		  [rsi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RSI])),
		  [rdi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDI])),
		  [rbp]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBP]))
3829
#ifdef CONFIG_X86_64
3830 3831 3832 3833 3834 3835 3836 3837
		  , [r8]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R8])),
		  [r9]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R9])),
		  [r10]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R10])),
		  [r11]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R11])),
		  [r12]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R12])),
		  [r13]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R13])),
		  [r14]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R14])),
		  [r15]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R15]))
3838
#endif
3839
		: "cc", "memory"
3840
		, R"bx", R"cx", R"dx", R"si", R"di"
3841 3842 3843 3844
#ifdef CONFIG_X86_64
		, "r8", "r9", "r10", "r11" , "r12", "r13", "r14", "r15"
#endif
		);
3845

3846 3847 3848
#ifdef CONFIG_X86_64
	wrmsrl(MSR_GS_BASE, svm->host.gs_base);
#else
3849
	loadsegment(fs, svm->host.fs);
3850 3851 3852
#ifndef CONFIG_X86_32_LAZY_GS
	loadsegment(gs, svm->host.gs);
#endif
3853
#endif
3854 3855 3856

	reload_tss(vcpu);

3857 3858
	local_irq_disable();

3859 3860 3861 3862 3863
	vcpu->arch.cr2 = svm->vmcb->save.cr2;
	vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
	vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
	vcpu->arch.regs[VCPU_REGS_RIP] = svm->vmcb->save.rip;

3864 3865
	trace_kvm_exit(svm->vmcb->control.exit_code, vcpu, KVM_ISA_SVM);

3866 3867 3868 3869 3870 3871 3872 3873 3874 3875
	if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
		kvm_before_handle_nmi(&svm->vcpu);

	stgi();

	/* Any pending NMI will happen here */

	if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
		kvm_after_handle_nmi(&svm->vcpu);

3876 3877
	sync_cr8_to_lapic(vcpu);

3878
	svm->next_rip = 0;
3879

3880 3881
	svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;

3882 3883 3884 3885
	/* if exit due to PF check for async PF */
	if (svm->vmcb->control.exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR)
		svm->apf_reason = kvm_read_and_reset_pf_reason();

Avi Kivity's avatar
Avi Kivity committed
3886 3887 3888 3889
	if (npt_enabled) {
		vcpu->arch.regs_avail &= ~(1 << VCPU_EXREG_PDPTR);
		vcpu->arch.regs_dirty &= ~(1 << VCPU_EXREG_PDPTR);
	}
3890 3891 3892 3893 3894 3895 3896 3897

	/*
	 * We need to handle MC intercepts here before the vcpu has a chance to
	 * change the physical cpu
	 */
	if (unlikely(svm->vmcb->control.exit_code ==
		     SVM_EXIT_EXCP_BASE + MC_VECTOR))
		svm_handle_mce(svm);
3898 3899

	mark_all_clean(svm->vmcb);
3900 3901
}

3902 3903
#undef R

3904 3905
static void svm_set_cr3(struct kvm_vcpu *vcpu, unsigned long root)
{
3906 3907 3908
	struct vcpu_svm *svm = to_svm(vcpu);

	svm->vmcb->save.cr3 = root;
3909
	mark_dirty(svm->vmcb, VMCB_CR);
3910
	svm_flush_tlb(vcpu);
3911 3912
}

3913 3914 3915 3916 3917
static void set_tdp_cr3(struct kvm_vcpu *vcpu, unsigned long root)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	svm->vmcb->control.nested_cr3 = root;
3918
	mark_dirty(svm->vmcb, VMCB_NPT);
3919 3920

	/* Also sync guest cr3 here in case we live migrate */
3921
	svm->vmcb->save.cr3 = kvm_read_cr3(vcpu);
3922
	mark_dirty(svm->vmcb, VMCB_CR);
3923

3924
	svm_flush_tlb(vcpu);
3925 3926
}

3927 3928
static int is_disabled(void)
{
3929 3930 3931 3932 3933 3934
	u64 vm_cr;

	rdmsrl(MSR_VM_CR, vm_cr);
	if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
		return 1;

3935 3936 3937
	return 0;
}

3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948
static void
svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
{
	/*
	 * Patch in the VMMCALL instruction:
	 */
	hypercall[0] = 0x0f;
	hypercall[1] = 0x01;
	hypercall[2] = 0xd9;
}

3949 3950 3951 3952 3953
static void svm_check_processor_compat(void *rtn)
{
	*(int *)rtn = 0;
}

3954 3955 3956 3957 3958
static bool svm_cpu_has_accelerated_tpr(void)
{
	return false;
}

3959
static u64 svm_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang's avatar
Sheng Yang committed
3960 3961 3962 3963
{
	return 0;
}

3964 3965 3966 3967
static void svm_cpuid_update(struct kvm_vcpu *vcpu)
{
}

3968 3969
static void svm_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
{
3970
	switch (func) {
3971 3972 3973 3974
	case 0x80000001:
		if (nested)
			entry->ecx |= (1 << 2); /* Set SVM bit */
		break;
3975 3976 3977 3978 3979
	case 0x8000000A:
		entry->eax = 1; /* SVM revision 1 */
		entry->ebx = 8; /* Lets support 8 ASIDs in case we add proper
				   ASID emulation to nested SVM */
		entry->ecx = 0; /* Reserved */
3980 3981 3982 3983
		entry->edx = 0; /* Per default do not support any
				   additional features */

		/* Support next_rip if host supports it */
3984
		if (boot_cpu_has(X86_FEATURE_NRIPS))
3985
			entry->edx |= SVM_FEATURE_NRIP;
3986

3987 3988 3989 3990
		/* Support NPT for the guest if enabled */
		if (npt_enabled)
			entry->edx |= SVM_FEATURE_NPT;

3991 3992
		break;
	}
3993 3994
}

3995
static int svm_get_lpage_level(void)
3996
{
3997
	return PT_PDPE_LEVEL;
3998 3999
}

4000 4001 4002 4003 4004
static bool svm_rdtscp_supported(void)
{
	return false;
}

4005 4006 4007 4008 4009
static bool svm_has_wbinvd_exit(void)
{
	return true;
}

4010 4011 4012 4013
static void svm_fpu_deactivate(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

4014
	set_exception_intercept(svm, NM_VECTOR);
4015
	update_cr0_intercept(svm);
4016 4017
}

4018
#define PRE_EX(exit)  { .exit_code = (exit), \
4019
			.stage = X86_ICPT_PRE_EXCEPT, }
4020
#define POST_EX(exit) { .exit_code = (exit), \
4021
			.stage = X86_ICPT_POST_EXCEPT, }
4022
#define POST_MEM(exit) { .exit_code = (exit), \
4023
			.stage = X86_ICPT_POST_MEMACCESS, }
4024 4025 4026 4027 4028 4029 4030 4031 4032 4033

static struct __x86_intercept {
	u32 exit_code;
	enum x86_intercept_stage stage;
} x86_intercept_map[] = {
	[x86_intercept_cr_read]		= POST_EX(SVM_EXIT_READ_CR0),
	[x86_intercept_cr_write]	= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_clts]		= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_lmsw]		= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_smsw]		= POST_EX(SVM_EXIT_READ_CR0),
4034 4035
	[x86_intercept_dr_read]		= POST_EX(SVM_EXIT_READ_DR0),
	[x86_intercept_dr_write]	= POST_EX(SVM_EXIT_WRITE_DR0),
4036 4037 4038 4039 4040 4041 4042 4043
	[x86_intercept_sldt]		= POST_EX(SVM_EXIT_LDTR_READ),
	[x86_intercept_str]		= POST_EX(SVM_EXIT_TR_READ),
	[x86_intercept_lldt]		= POST_EX(SVM_EXIT_LDTR_WRITE),
	[x86_intercept_ltr]		= POST_EX(SVM_EXIT_TR_WRITE),
	[x86_intercept_sgdt]		= POST_EX(SVM_EXIT_GDTR_READ),
	[x86_intercept_sidt]		= POST_EX(SVM_EXIT_IDTR_READ),
	[x86_intercept_lgdt]		= POST_EX(SVM_EXIT_GDTR_WRITE),
	[x86_intercept_lidt]		= POST_EX(SVM_EXIT_IDTR_WRITE),
4044 4045 4046 4047 4048 4049 4050 4051
	[x86_intercept_vmrun]		= POST_EX(SVM_EXIT_VMRUN),
	[x86_intercept_vmmcall]		= POST_EX(SVM_EXIT_VMMCALL),
	[x86_intercept_vmload]		= POST_EX(SVM_EXIT_VMLOAD),
	[x86_intercept_vmsave]		= POST_EX(SVM_EXIT_VMSAVE),
	[x86_intercept_stgi]		= POST_EX(SVM_EXIT_STGI),
	[x86_intercept_clgi]		= POST_EX(SVM_EXIT_CLGI),
	[x86_intercept_skinit]		= POST_EX(SVM_EXIT_SKINIT),
	[x86_intercept_invlpga]		= POST_EX(SVM_EXIT_INVLPGA),
4052 4053 4054
	[x86_intercept_rdtscp]		= POST_EX(SVM_EXIT_RDTSCP),
	[x86_intercept_monitor]		= POST_MEM(SVM_EXIT_MONITOR),
	[x86_intercept_mwait]		= POST_EX(SVM_EXIT_MWAIT),
4055 4056 4057 4058 4059 4060 4061 4062 4063
	[x86_intercept_invlpg]		= POST_EX(SVM_EXIT_INVLPG),
	[x86_intercept_invd]		= POST_EX(SVM_EXIT_INVD),
	[x86_intercept_wbinvd]		= POST_EX(SVM_EXIT_WBINVD),
	[x86_intercept_wrmsr]		= POST_EX(SVM_EXIT_MSR),
	[x86_intercept_rdtsc]		= POST_EX(SVM_EXIT_RDTSC),
	[x86_intercept_rdmsr]		= POST_EX(SVM_EXIT_MSR),
	[x86_intercept_rdpmc]		= POST_EX(SVM_EXIT_RDPMC),
	[x86_intercept_cpuid]		= PRE_EX(SVM_EXIT_CPUID),
	[x86_intercept_rsm]		= PRE_EX(SVM_EXIT_RSM),
4064 4065 4066 4067 4068 4069 4070
	[x86_intercept_pause]		= PRE_EX(SVM_EXIT_PAUSE),
	[x86_intercept_pushf]		= PRE_EX(SVM_EXIT_PUSHF),
	[x86_intercept_popf]		= PRE_EX(SVM_EXIT_POPF),
	[x86_intercept_intn]		= PRE_EX(SVM_EXIT_SWINT),
	[x86_intercept_iret]		= PRE_EX(SVM_EXIT_IRET),
	[x86_intercept_icebp]		= PRE_EX(SVM_EXIT_ICEBP),
	[x86_intercept_hlt]		= POST_EX(SVM_EXIT_HLT),
4071 4072 4073 4074
	[x86_intercept_in]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_ins]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_out]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_outs]		= POST_EX(SVM_EXIT_IOIO),
4075 4076
};

4077
#undef PRE_EX
4078
#undef POST_EX
4079
#undef POST_MEM
4080

4081 4082 4083 4084
static int svm_check_intercept(struct kvm_vcpu *vcpu,
			       struct x86_instruction_info *info,
			       enum x86_intercept_stage stage)
{
4085 4086 4087 4088 4089 4090 4091 4092 4093 4094
	struct vcpu_svm *svm = to_svm(vcpu);
	int vmexit, ret = X86EMUL_CONTINUE;
	struct __x86_intercept icpt_info;
	struct vmcb *vmcb = svm->vmcb;

	if (info->intercept >= ARRAY_SIZE(x86_intercept_map))
		goto out;

	icpt_info = x86_intercept_map[info->intercept];

4095
	if (stage != icpt_info.stage)
4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133
		goto out;

	switch (icpt_info.exit_code) {
	case SVM_EXIT_READ_CR0:
		if (info->intercept == x86_intercept_cr_read)
			icpt_info.exit_code += info->modrm_reg;
		break;
	case SVM_EXIT_WRITE_CR0: {
		unsigned long cr0, val;
		u64 intercept;

		if (info->intercept == x86_intercept_cr_write)
			icpt_info.exit_code += info->modrm_reg;

		if (icpt_info.exit_code != SVM_EXIT_WRITE_CR0)
			break;

		intercept = svm->nested.intercept;

		if (!(intercept & (1ULL << INTERCEPT_SELECTIVE_CR0)))
			break;

		cr0 = vcpu->arch.cr0 & ~SVM_CR0_SELECTIVE_MASK;
		val = info->src_val  & ~SVM_CR0_SELECTIVE_MASK;

		if (info->intercept == x86_intercept_lmsw) {
			cr0 &= 0xfUL;
			val &= 0xfUL;
			/* lmsw can't clear PE - catch this here */
			if (cr0 & X86_CR0_PE)
				val |= X86_CR0_PE;
		}

		if (cr0 ^ val)
			icpt_info.exit_code = SVM_EXIT_CR0_SEL_WRITE;

		break;
	}
4134 4135 4136 4137
	case SVM_EXIT_READ_DR0:
	case SVM_EXIT_WRITE_DR0:
		icpt_info.exit_code += info->modrm_reg;
		break;
4138 4139 4140 4141 4142 4143
	case SVM_EXIT_MSR:
		if (info->intercept == x86_intercept_wrmsr)
			vmcb->control.exit_info_1 = 1;
		else
			vmcb->control.exit_info_1 = 0;
		break;
4144 4145 4146 4147 4148 4149 4150
	case SVM_EXIT_PAUSE:
		/*
		 * We get this for NOP only, but pause
		 * is rep not, check this here
		 */
		if (info->rep_prefix != REPE_PREFIX)
			goto out;
4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182
	case SVM_EXIT_IOIO: {
		u64 exit_info;
		u32 bytes;

		exit_info = (vcpu->arch.regs[VCPU_REGS_RDX] & 0xffff) << 16;

		if (info->intercept == x86_intercept_in ||
		    info->intercept == x86_intercept_ins) {
			exit_info |= SVM_IOIO_TYPE_MASK;
			bytes = info->src_bytes;
		} else {
			bytes = info->dst_bytes;
		}

		if (info->intercept == x86_intercept_outs ||
		    info->intercept == x86_intercept_ins)
			exit_info |= SVM_IOIO_STR_MASK;

		if (info->rep_prefix)
			exit_info |= SVM_IOIO_REP_MASK;

		bytes = min(bytes, 4u);

		exit_info |= bytes << SVM_IOIO_SIZE_SHIFT;

		exit_info |= (u32)info->ad_bytes << (SVM_IOIO_ASIZE_SHIFT - 1);

		vmcb->control.exit_info_1 = exit_info;
		vmcb->control.exit_info_2 = info->next_rip;

		break;
	}
4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195
	default:
		break;
	}

	vmcb->control.next_rip  = info->next_rip;
	vmcb->control.exit_code = icpt_info.exit_code;
	vmexit = nested_svm_exit_handled(svm);

	ret = (vmexit == NESTED_EXIT_DONE) ? X86EMUL_INTERCEPTED
					   : X86EMUL_CONTINUE;

out:
	return ret;
4196 4197
}

4198
static struct kvm_x86_ops svm_x86_ops = {
4199 4200 4201 4202
	.cpu_has_kvm_support = has_svm,
	.disabled_by_bios = is_disabled,
	.hardware_setup = svm_hardware_setup,
	.hardware_unsetup = svm_hardware_unsetup,
4203
	.check_processor_compatibility = svm_check_processor_compat,
4204 4205
	.hardware_enable = svm_hardware_enable,
	.hardware_disable = svm_hardware_disable,
4206
	.cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
4207 4208 4209

	.vcpu_create = svm_create_vcpu,
	.vcpu_free = svm_free_vcpu,
4210
	.vcpu_reset = svm_vcpu_reset,
4211

4212
	.prepare_guest_switch = svm_prepare_guest_switch,
4213 4214 4215 4216 4217 4218 4219 4220 4221
	.vcpu_load = svm_vcpu_load,
	.vcpu_put = svm_vcpu_put,

	.set_guest_debug = svm_guest_debug,
	.get_msr = svm_get_msr,
	.set_msr = svm_set_msr,
	.get_segment_base = svm_get_segment_base,
	.get_segment = svm_get_segment,
	.set_segment = svm_set_segment,
4222
	.get_cpl = svm_get_cpl,
4223
	.get_cs_db_l_bits = kvm_get_cs_db_l_bits,
4224
	.decache_cr0_guest_bits = svm_decache_cr0_guest_bits,
4225
	.decache_cr3 = svm_decache_cr3,
4226
	.decache_cr4_guest_bits = svm_decache_cr4_guest_bits,
4227 4228 4229 4230 4231 4232 4233 4234
	.set_cr0 = svm_set_cr0,
	.set_cr3 = svm_set_cr3,
	.set_cr4 = svm_set_cr4,
	.set_efer = svm_set_efer,
	.get_idt = svm_get_idt,
	.set_idt = svm_set_idt,
	.get_gdt = svm_get_gdt,
	.set_gdt = svm_set_gdt,
4235
	.set_dr7 = svm_set_dr7,
Avi Kivity's avatar
Avi Kivity committed
4236
	.cache_reg = svm_cache_reg,
4237 4238
	.get_rflags = svm_get_rflags,
	.set_rflags = svm_set_rflags,
Avi Kivity's avatar
Avi Kivity committed
4239
	.fpu_activate = svm_fpu_activate,
4240
	.fpu_deactivate = svm_fpu_deactivate,
4241 4242 4243 4244

	.tlb_flush = svm_flush_tlb,

	.run = svm_vcpu_run,
4245
	.handle_exit = handle_exit,
4246
	.skip_emulated_instruction = skip_emulated_instruction,
4247 4248
	.set_interrupt_shadow = svm_set_interrupt_shadow,
	.get_interrupt_shadow = svm_get_interrupt_shadow,
4249
	.patch_hypercall = svm_patch_hypercall,
Eddie Dong's avatar
Eddie Dong committed
4250
	.set_irq = svm_set_irq,
4251
	.set_nmi = svm_inject_nmi,
4252
	.queue_exception = svm_queue_exception,
4253
	.cancel_injection = svm_cancel_injection,
4254
	.interrupt_allowed = svm_interrupt_allowed,
4255
	.nmi_allowed = svm_nmi_allowed,
4256 4257
	.get_nmi_mask = svm_get_nmi_mask,
	.set_nmi_mask = svm_set_nmi_mask,
4258 4259 4260
	.enable_nmi_window = enable_nmi_window,
	.enable_irq_window = enable_irq_window,
	.update_cr8_intercept = update_cr8_intercept,
4261 4262

	.set_tss_addr = svm_set_tss_addr,
4263
	.get_tdp_level = get_npt_level,
4264
	.get_mt_mask = svm_get_mt_mask,
4265

4266 4267
	.get_exit_info = svm_get_exit_info,

4268
	.get_lpage_level = svm_get_lpage_level,
4269 4270

	.cpuid_update = svm_cpuid_update,
4271 4272

	.rdtscp_supported = svm_rdtscp_supported,
4273 4274

	.set_supported_cpuid = svm_set_supported_cpuid,
4275 4276

	.has_wbinvd_exit = svm_has_wbinvd_exit,
4277

4278
	.set_tsc_khz = svm_set_tsc_khz,
4279
	.write_tsc_offset = svm_write_tsc_offset,
Zachary Amsden's avatar
Zachary Amsden committed
4280
	.adjust_tsc_offset = svm_adjust_tsc_offset,
4281
	.compute_tsc_offset = svm_compute_tsc_offset,
Nadav Har'El's avatar
Nadav Har'El committed
4282
	.read_l1_tsc = svm_read_l1_tsc,
4283 4284

	.set_tdp_cr3 = set_tdp_cr3,
4285 4286

	.check_intercept = svm_check_intercept,
4287 4288 4289 4290
};

static int __init svm_init(void)
{
4291
	return kvm_init(&svm_x86_ops, sizeof(struct vcpu_svm),
4292
			__alignof__(struct vcpu_svm), THIS_MODULE);
4293 4294 4295 4296
}

static void __exit svm_exit(void)
{
4297
	kvm_exit();
4298 4299 4300 4301
}

module_init(svm_init)
module_exit(svm_exit)