r8a77965.dtsi 18.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198
// SPDX-License-Identifier: GPL-2.0
/*
 * Device Tree Source for the r8a77965 SoC
 *
 * Copyright (C) 2018 Jacopo Mondi <jacopo+renesas@jmondi.org>
 *
 * Based on r8a7796.dtsi
 * Copyright (C) 2016 Renesas Electronics Corp.
 */

#include <dt-bindings/clock/renesas-cpg-mssr.h>
#include <dt-bindings/interrupt-controller/arm-gic.h>

#define CPG_AUDIO_CLK_I		10

/ {
	compatible = "renesas,r8a77965";
	#address-cells = <2>;
	#size-cells = <2>;

	psci {
		compatible = "arm,psci-1.0", "arm,psci-0.2";
		method = "smc";
	};

	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		a57_0: cpu@0 {
			compatible = "arm,cortex-a57", "arm,armv8";
			reg = <0x0>;
			device_type = "cpu";
			power-domains = <&sysc 0>;
			next-level-cache = <&L2_CA57>;
			enable-method = "psci";
		};

		a57_1: cpu@1 {
			compatible = "arm,cortex-a57","arm,armv8";
			reg = <0x1>;
			device_type = "cpu";
			power-domains = <&sysc 1>;
			next-level-cache = <&L2_CA57>;
			enable-method = "psci";
		};

		L2_CA57: cache-controller-0 {
			compatible = "cache";
			power-domains = <&sysc 12>;
			cache-unified;
			cache-level = <2>;
		};
	};

	extal_clk: extal {
		compatible = "fixed-clock";
		#clock-cells = <0>;
		/* This value must be overridden by the board */
		clock-frequency = <0>;
	};

	extalr_clk: extalr {
		compatible = "fixed-clock";
		#clock-cells = <0>;
		/* This value must be overridden by the board */
		clock-frequency = <0>;
	};

	/*
	 * The external audio clocks are configured as 0 Hz fixed frequency
	 * clocks by default.
	 * Boards that provide audio clocks should override them.
	 */
	audio_clk_a: audio_clk_a {
		compatible = "fixed-clock";
		#clock-cells = <0>;
		clock-frequency = <0>;
	};

	audio_clk_b: audio_clk_b {
		compatible = "fixed-clock";
		#clock-cells = <0>;
		clock-frequency = <0>;
	};

	audio_clk_c: audio_clk_c {
		compatible = "fixed-clock";
		#clock-cells = <0>;
		clock-frequency = <0>;
	};

	/* External CAN clock - to be overridden by boards that provide it */
	can_clk: can {
		compatible = "fixed-clock";
		#clock-cells = <0>;
		clock-frequency = <0>;
	};

	/* External SCIF clock - to be overridden by boards that provide it */
	scif_clk: scif {
		compatible = "fixed-clock";
		#clock-cells = <0>;
		clock-frequency = <0>;
	};

	/* External PCIe clock - can be overridden by the board */
	pcie_bus_clk: pcie_bus {
		compatible = "fixed-clock";
		#clock-cells = <0>;
		clock-frequency = <0>;
	};

	/* External USB clocks - can be overridden by the board */
	usb3s0_clk: usb3s0 {
		compatible = "fixed-clock";
		#clock-cells = <0>;
		clock-frequency = <0>;
	};

	usb_extal_clk: usb_extal {
		compatible = "fixed-clock";
		#clock-cells = <0>;
		clock-frequency = <0>;
	};

	timer {
		compatible = "arm,armv8-timer";
		interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
				      <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
				      <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
				      <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>;
	};

	pmu_a57 {
		compatible = "arm,cortex-a57-pmu";
		interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
				      <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
		interrupt-affinity = <&a57_0>,
				     <&a57_1>;
	};

	soc {
		compatible = "simple-bus";
		interrupt-parent = <&gic>;
		#address-cells = <2>;
		#size-cells = <2>;
		ranges;

		gic: interrupt-controller@f1010000 {
			compatible = "arm,gic-400";
			#interrupt-cells = <3>;
			#address-cells = <0>;
			interrupt-controller;
			reg = <0x0 0xf1010000 0 0x1000>,
			      <0x0 0xf1020000 0 0x20000>,
			      <0x0 0xf1040000 0 0x20000>,
			      <0x0 0xf1060000 0 0x20000>;
			interrupts = <GIC_PPI 9
					(GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
			clocks = <&cpg CPG_MOD 408>;
			clock-names = "clk";
			power-domains = <&sysc 32>;
			resets = <&cpg 408>;
		};

		pfc: pin-controller@e6060000 {
			compatible = "renesas,pfc-r8a77965";
			reg = <0 0xe6060000 0 0x50c>;
		};

		cpg: clock-controller@e6150000 {
			compatible = "renesas,r8a77965-cpg-mssr";
			reg = <0 0xe6150000 0 0x1000>;
			clocks = <&extal_clk>, <&extalr_clk>;
			clock-names = "extal", "extalr";
			#clock-cells = <2>;
			#power-domain-cells = <0>;
			#reset-cells = <1>;
		};

		rst: reset-controller@e6160000 {
			compatible = "renesas,r8a77965-rst";
			reg = <0 0xe6160000 0 0x0200>;
		};

		prr: chipid@fff00044 {
			compatible = "renesas,prr";
			reg = <0 0xfff00044 0 4>;
		};

		sysc: system-controller@e6180000 {
			compatible = "renesas,r8a77965-sysc";
			reg = <0 0xe6180000 0 0x0400>;
			#power-domain-cells = <1>;
		};

		gpio0: gpio@e6050000 {
199 200 201 202 203 204 205 206 207 208 209 210
			compatible = "renesas,gpio-r8a77965",
				     "renesas,rcar-gen3-gpio";
			reg = <0 0xe6050000 0 0x50>;
			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
			#gpio-cells = <2>;
			gpio-controller;
			gpio-ranges = <&pfc 0 0 16>;
			#interrupt-cells = <2>;
			interrupt-controller;
			clocks = <&cpg CPG_MOD 912>;
			power-domains = <&sysc 32>;
			resets = <&cpg 912>;
211 212 213
		};

		gpio1: gpio@e6051000 {
214 215 216 217 218 219 220 221 222 223 224 225
			compatible = "renesas,gpio-r8a77965",
				     "renesas,rcar-gen3-gpio";
			reg = <0 0xe6051000 0 0x50>;
			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
			#gpio-cells = <2>;
			gpio-controller;
			gpio-ranges = <&pfc 0 32 29>;
			#interrupt-cells = <2>;
			interrupt-controller;
			clocks = <&cpg CPG_MOD 911>;
			power-domains = <&sysc 32>;
			resets = <&cpg 911>;
226 227 228
		};

		gpio2: gpio@e6052000 {
229 230 231 232 233 234 235 236 237 238 239 240
			compatible = "renesas,gpio-r8a77965",
				     "renesas,rcar-gen3-gpio";
			reg = <0 0xe6052000 0 0x50>;
			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
			#gpio-cells = <2>;
			gpio-controller;
			gpio-ranges = <&pfc 0 64 15>;
			#interrupt-cells = <2>;
			interrupt-controller;
			clocks = <&cpg CPG_MOD 910>;
			power-domains = <&sysc 32>;
			resets = <&cpg 910>;
241 242 243
		};

		gpio3: gpio@e6053000 {
244 245 246 247 248 249 250 251 252 253 254 255
			compatible = "renesas,gpio-r8a77965",
				     "renesas,rcar-gen3-gpio";
			reg = <0 0xe6053000 0 0x50>;
			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
			#gpio-cells = <2>;
			gpio-controller;
			gpio-ranges = <&pfc 0 96 16>;
			#interrupt-cells = <2>;
			interrupt-controller;
			clocks = <&cpg CPG_MOD 909>;
			power-domains = <&sysc 32>;
			resets = <&cpg 909>;
256 257 258
		};

		gpio4: gpio@e6054000 {
259 260 261 262 263 264 265 266 267 268 269 270
			compatible = "renesas,gpio-r8a77965",
				     "renesas,rcar-gen3-gpio";
			reg = <0 0xe6054000 0 0x50>;
			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
			#gpio-cells = <2>;
			gpio-controller;
			gpio-ranges = <&pfc 0 128 18>;
			#interrupt-cells = <2>;
			interrupt-controller;
			clocks = <&cpg CPG_MOD 908>;
			power-domains = <&sysc 32>;
			resets = <&cpg 908>;
271 272 273
		};

		gpio5: gpio@e6055000 {
274 275 276 277 278 279 280 281 282 283 284 285
			compatible = "renesas,gpio-r8a77965",
				     "renesas,rcar-gen3-gpio";
			reg = <0 0xe6055000 0 0x50>;
			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
			#gpio-cells = <2>;
			gpio-controller;
			gpio-ranges = <&pfc 0 160 26>;
			#interrupt-cells = <2>;
			interrupt-controller;
			clocks = <&cpg CPG_MOD 907>;
			power-domains = <&sysc 32>;
			resets = <&cpg 907>;
286 287 288
		};

		gpio6: gpio@e6055400 {
289 290 291 292 293 294 295 296 297 298 299 300
			compatible = "renesas,gpio-r8a77965",
				     "renesas,rcar-gen3-gpio";
			reg = <0 0xe6055400 0 0x50>;
			interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
			#gpio-cells = <2>;
			gpio-controller;
			gpio-ranges = <&pfc 0 192 32>;
			#interrupt-cells = <2>;
			interrupt-controller;
			clocks = <&cpg CPG_MOD 906>;
			power-domains = <&sysc 32>;
			resets = <&cpg 906>;
301 302 303
		};

		gpio7: gpio@e6055800 {
304 305 306 307 308 309 310 311 312 313 314 315
			compatible = "renesas,gpio-r8a77965",
				     "renesas,rcar-gen3-gpio";
			reg = <0 0xe6055800 0 0x50>;
			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
			#gpio-cells = <2>;
			gpio-controller;
			gpio-ranges = <&pfc 0 224 4>;
			#interrupt-cells = <2>;
			interrupt-controller;
			clocks = <&cpg CPG_MOD 905>;
			power-domains = <&sysc 32>;
			resets = <&cpg 905>;
316 317 318
		};

		intc_ex: interrupt-controller@e61c0000 {
319
			reg = <0 0xe61c0000 0 0x200>;
320 321 322 323
			/* placeholder */
		};

		dmac0: dma-controller@e6700000 {
324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354
			compatible = "renesas,dmac-r8a77965",
				     "renesas,rcar-dmac";
			reg = <0 0xe6700000 0 0x10000>;
			interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "error",
					"ch0", "ch1", "ch2", "ch3",
					"ch4", "ch5", "ch6", "ch7",
					"ch8", "ch9", "ch10", "ch11",
					"ch12", "ch13", "ch14", "ch15";
			clocks = <&cpg CPG_MOD 219>;
			clock-names = "fck";
			power-domains = <&sysc 32>;
			resets = <&cpg 219>;
			#dma-cells = <1>;
			dma-channels = <16>;
355 356 357
		};

		dmac1: dma-controller@e7300000 {
358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388
			compatible = "renesas,dmac-r8a77965",
				     "renesas,rcar-dmac";
			reg = <0 0xe7300000 0 0x10000>;
			interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "error",
					"ch0", "ch1", "ch2", "ch3",
					"ch4", "ch5", "ch6", "ch7",
					"ch8", "ch9", "ch10", "ch11",
					"ch12", "ch13", "ch14", "ch15";
			clocks = <&cpg CPG_MOD 218>;
			clock-names = "fck";
			power-domains = <&sysc 32>;
			resets = <&cpg 218>;
			#dma-cells = <1>;
			dma-channels = <16>;
389 390 391
		};

		dmac2: dma-controller@e7310000 {
392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422
			compatible = "renesas,dmac-r8a77965",
				     "renesas,rcar-dmac";
			reg = <0 0xe7310000 0 0x10000>;
			interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "error",
					"ch0", "ch1", "ch2", "ch3",
					"ch4", "ch5", "ch6", "ch7",
					"ch8", "ch9", "ch10", "ch11",
					"ch12", "ch13", "ch14", "ch15";
			clocks = <&cpg CPG_MOD 217>;
			clock-names = "fck";
			power-domains = <&sysc 32>;
			resets = <&cpg 217>;
			#dma-cells = <1>;
			dma-channels = <16>;
423 424 425
		};

		scif0: serial@e6e60000 {
426 427 428 429 430 431 432 433 434 435 436 437 438 439
			compatible = "renesas,scif-r8a77965",
				     "renesas,rcar-gen3-scif", "renesas,scif";
			reg = <0 0xe6e60000 0 64>;
			interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 207>,
				 <&cpg CPG_CORE 20>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
			dmas = <&dmac1 0x51>, <&dmac1 0x50>,
			       <&dmac2 0x51>, <&dmac2 0x50>;
			dma-names = "tx", "rx", "tx", "rx";
			power-domains = <&sysc 32>;
			resets = <&cpg 207>;
			status = "disabled";
440 441 442
		};

		scif1: serial@e6e68000 {
443 444 445 446 447 448 449 450 451 452 453 454 455 456
			compatible = "renesas,scif-r8a77965",
				     "renesas,rcar-gen3-scif", "renesas,scif";
			reg = <0 0xe6e68000 0 64>;
			interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 206>,
				 <&cpg CPG_CORE 20>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
			dmas = <&dmac1 0x53>, <&dmac1 0x52>,
			       <&dmac2 0x53>, <&dmac2 0x52>;
			dma-names = "tx", "rx", "tx", "rx";
			power-domains = <&sysc 32>;
			resets = <&cpg 206>;
			status = "disabled";
457 458 459
		};

		scif2: serial@e6e88000 {
460 461 462 463 464 465 466 467 468 469 470
			compatible = "renesas,scif-r8a77965",
				     "renesas,rcar-gen3-scif", "renesas,scif";
			reg = <0 0xe6e88000 0 64>;
			interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 310>,
				 <&cpg CPG_CORE 20>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
			power-domains = <&sysc 32>;
			resets = <&cpg 310>;
			status = "disabled";
471 472 473
		};

		scif3: serial@e6c50000 {
474 475 476 477 478 479 480 481 482 483 484 485 486
			compatible = "renesas,scif-r8a77965",
				     "renesas,rcar-gen3-scif", "renesas,scif";
			reg = <0 0xe6c50000 0 64>;
			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 204>,
				 <&cpg CPG_CORE 20>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
			dmas = <&dmac0 0x57>, <&dmac0 0x56>;
			dma-names = "tx", "rx";
			power-domains = <&sysc 32>;
			resets = <&cpg 204>;
			status = "disabled";
487 488 489
		};

		scif4: serial@e6c40000 {
490 491 492 493 494 495 496 497 498 499 500 501 502
			compatible = "renesas,scif-r8a77965",
				     "renesas,rcar-gen3-scif", "renesas,scif";
			reg = <0 0xe6c40000 0 64>;
			interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 203>,
				 <&cpg CPG_CORE 20>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
			dmas = <&dmac0 0x59>, <&dmac0 0x58>;
			dma-names = "tx", "rx";
			power-domains = <&sysc 32>;
			resets = <&cpg 203>;
			status = "disabled";
503 504 505
		};

		scif5: serial@e6f30000 {
506 507 508 509 510 511 512 513 514 515 516 517 518 519
			compatible = "renesas,scif-r8a77965",
				     "renesas,rcar-gen3-scif", "renesas,scif";
			reg = <0 0xe6f30000 0 64>;
			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 202>,
				 <&cpg CPG_CORE 20>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
			dmas = <&dmac1 0x5b>, <&dmac1 0x5a>,
			       <&dmac2 0x5b>, <&dmac2 0x5a>;
			dma-names = "tx", "rx", "tx", "rx";
			power-domains = <&sysc 32>;
			resets = <&cpg 202>;
			status = "disabled";
520 521 522
		};

		avb: ethernet@e6800000 {
523 524 525
			#address-cells = <1>;
			#size-cells = <0>;

526
			reg = <0 0xe6800000 0 0x800>, <0 0xe6a00000 0 0x10000>;
527 528 529 530
			/* placeholder */
		};

		csi20: csi2@fea80000 {
531
			reg = <0 0xfea80000 0 0x10000>;
532
			/* placeholder */
533 534 535 536 537

			ports {
				#address-cells = <1>;
				#size-cells = <0>;
			};
538 539 540
		};

		csi40: csi2@feaa0000 {
541
			reg = <0 0xfeaa0000 0 0x10000>;
542
			/* placeholder */
543 544 545 546 547

			ports {
				#address-cells = <1>;
				#size-cells = <0>;
			};
548 549 550
		};

		vin0: video@e6ef0000 {
551
			reg = <0 0xe6ef0000 0 0x1000>;
552 553 554 555
			/* placeholder */
		};

		vin1: video@e6ef1000 {
556
			reg = <0 0xe6ef1000 0 0x1000>;
557 558 559 560
			/* placeholder */
		};

		vin2: video@e6ef2000 {
561
			reg = <0 0xe6ef2000 0 0x1000>;
562 563 564 565
			/* placeholder */
		};

		vin3: video@e6ef3000 {
566
			reg = <0 0xe6ef3000 0 0x1000>;
567 568 569 570
			/* placeholder */
		};

		vin4: video@e6ef4000 {
571
			reg = <0 0xe6ef4000 0 0x1000>;
572 573 574 575
			/* placeholder */
		};

		vin5: video@e6ef5000 {
576
			reg = <0 0xe6ef5000 0 0x1000>;
577 578 579 580
			/* placeholder */
		};

		vin6: video@e6ef6000 {
581
			reg = <0 0xe6ef6000 0 0x1000>;
582 583 584 585
			/* placeholder */
		};

		vin7: video@e6ef7000 {
586
			reg = <0 0xe6ef7000 0 0x1000>;
587 588 589 590
			/* placeholder */
		};

		ohci0: usb@ee080000 {
591
			reg = <0 0xee080000 0 0x100>;
592 593 594 595
			/* placeholder */
		};

		ehci0: usb@ee080100 {
596
			reg = <0 0xee080100 0 0x100>;
597 598 599 600
			/* placeholder */
		};

		usb2_phy0: usb-phy@ee080200 {
601
			reg = <0 0xee080200 0 0x700>;
602 603 604 605
			/* placeholder */
		};

		ohci1: usb@ee0a0000 {
606
			reg = <0 0xee0a0000 0 0x100>;
607 608 609 610
			/* placeholder */
		};

		ehci1: usb@ee0a0100 {
611
			reg = <0 0xee0a0100 0 0x100>;
612 613 614 615
			/* placeholder */
		};

		i2c0: i2c@e6500000 {
616
			reg = <0 0xe6500000 0 0x40>;
617 618 619 620
			/* placeholder */
		};

		i2c1: i2c@e6508000 {
621
			reg = <0 0xe6508000 0 0x40>;
622 623 624 625
			/* placeholder */
		};

		i2c2: i2c@e6510000 {
626 627 628
			#address-cells = <1>;
			#size-cells = <0>;

629
			reg = <0 0xe6510000 0 0x40>;
630 631 632 633
			/* placeholder */
		};

		i2c3: i2c@e66d0000 {
634
			reg = <0 0xe66d0000 0 0x40>;
635 636 637 638
			/* placeholder */
		};

		i2c4: i2c@e66d8000 {
639 640 641
			#address-cells = <1>;
			#size-cells = <0>;

642
			reg = <0 0xe66d8000 0 0x40>;
643 644 645 646
			/* placeholder */
		};

		i2c5: i2c@e66e0000 {
647
			reg = <0 0xe66e0000 0 0x40>;
648 649 650 651
			/* placeholder */
		};

		i2c6: i2c@e66e8000 {
652
			reg = <0 0xe66e8000 0 0x40>;
653 654 655 656
			/* placeholder */
		};

		i2c_dvfs: i2c@e60b0000 {
657 658 659
			#address-cells = <1>;
			#size-cells = <0>;

660
			reg = <0 0xe60b0000 0 0x425>;
661 662 663 664
			/* placeholder */
		};

		pwm0: pwm@e6e30000 {
665
			reg = <0 0xe6e30000 0 8>;
666 667 668 669
			/* placeholder */
		};

		pwm1: pwm@e6e31000 {
670
			reg = <0 0xe6e31000 0 8>;
671
			#pwm-cells = <2>;
672 673 674 675
			/* placeholder */
		};

		pwm2: pwm@e6e32000 {
676
			reg = <0 0xe6e32000 0 8>;
677 678 679 680
			/* placeholder */
		};

		pwm3: pwm@e6e33000 {
681
			reg = <0 0xe6e33000 0 8>;
682 683 684 685
			/* placeholder */
		};

		pwm4: pwm@e6e34000 {
686
			reg = <0 0xe6e34000 0 8>;
687 688 689 690
			/* placeholder */
		};

		pwm5: pwm@e6e35000 {
691
			reg = <0 0xe6e35000 0 8>;
692 693 694 695
			/* placeholder */
		};

		pwm6: pwm@e6e36000 {
696
			reg = <0 0xe6e36000 0 8>;
697 698 699 700
			/* placeholder */
		};

		du: display@feb00000 {
701 702
			reg = <0 0xfeb00000 0 0x80000>,
			      <0 0xfeb90000 0 0x14>;
703 704 705
			/* placeholder */

			ports {
706 707 708
				#address-cells = <1>;
				#size-cells = <0>;

709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727
				port@0 {
					reg = <0>;
					du_out_rgb: endpoint {
					};
				};
				port@1 {
					reg = <1>;
					du_out_hdmi0: endpoint {
					};
				};
				port@2 {
					reg = <2>;
					du_out_lvds0: endpoint {
					};
				};
			};
		};

		hsusb: usb@e6590000 {
728
			reg = <0 0xe6590000 0 0x100>;
729 730 731 732
			/* placeholder */
		};

		pciec0: pcie@fe000000 {
733
			reg = <0 0xfe000000 0 0x80000>;
734 735 736 737
			/* placeholder */
		};

		pciec1: pcie@ee800000 {
738
			reg = <0 0xee800000 0 0x80000>;
739 740 741 742
			/* placeholder */
		};

		rcar_sound: sound@ec500000 {
743 744 745 746 747
			reg =	<0 0xec500000 0 0x1000>, /* SCU */
				<0 0xec5a0000 0 0x100>,  /* ADG */
				<0 0xec540000 0 0x1000>, /* SSIU */
				<0 0xec541000 0 0x280>,  /* SSI */
				<0 0xec740000 0 0x200>;  /* Audio DMAC peri peri*/
748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772
			/* placeholder */

			rcar_sound,dvc {
				dvc0: dvc-0 {
				};
				dvc1: dvc-1 {
				};
			};

			rcar_sound,src {
				src0: src-0 {
				};
				src1: src-1 {
				};
			};

			rcar_sound,ssi {
				ssi0: ssi-0 {
				};
				ssi1: ssi-1 {
				};
			};
		};

		usb2_phy1: usb-phy@ee0a0200 {
773
			reg = <0 0xee0a0200 0 0x700>;
774 775 776 777
			/* placeholder */
		};

		sdhi0: sd@ee100000 {
778
			reg = <0 0xee100000 0 0x2000>;
779 780 781 782
			/* placeholder */
		};

		sdhi1: sd@ee120000 {
783
			reg = <0 0xee120000 0 0x2000>;
784 785 786 787
			/* placeholder */
		};

		sdhi2: sd@ee140000 {
788
			reg = <0 0xee140000 0 0x2000>;
789 790 791 792
			/* placeholder */
		};

		sdhi3: sd@ee160000 {
793
			reg = <0 0xee160000 0 0x2000>;
794 795 796 797
			/* placeholder */
		};

		usb3_phy0: usb-phy@e65ee000 {
798
			reg = <0 0xe65ee000 0 0x90>;
799
			#phy-cells = <0>;
800 801 802 803
			/* placeholder */
		};

		usb3_peri0: usb@ee020000 {
804
			reg = <0 0xee020000 0 0x400>;
805 806 807 808
			/* placeholder */
		};

		xhci0: usb@ee000000 {
809
			reg = <0 0xee000000 0 0xc00>;
810 811 812 813
			/* placeholder */
		};

		wdt0: watchdog@e6020000 {
814
			reg = <0 0xe6020000 0 0x0c>;
815 816 817 818
			/* placeholder */
		};
	};
};