• Stephen Boyd's avatar
    Merge branches 'clk-hisi', 'clk-lochnagar', 'clk-allwinner', 'clk-rockchip'... · 5816b745
    Stephen Boyd authored
    Merge branches 'clk-hisi', 'clk-lochnagar', 'clk-allwinner', 'clk-rockchip' and 'clk-qoriq' into clk-next
    
     - Mark UFS clk as critical on Hi-Silicon hi3660 SoCs
     - Support for Cirrus Logic Lochnagar clks
    
    * clk-hisi:
      clk: hi3660: Mark clk_gate_ufs_subsys as critical
    
    * clk-lochnagar:
      clk: lochnagar: Add support for the Cirrus Logic Lochnagar
      clk: lochnagar: Add initial binding documentation
    
    * clk-allwinner:
      clk: sunxi-ng: sun5i: Export the MBUS clock
      clk: sunxi-ng: a83t: Add pll-video0 as parent of csi-mclk
      clk: sunxi-ng: h6: Allow video & vpu clocks to change parent rate
      clk: sunxi-ng: h6: Preset hdmi-cec clock parent
      clk: sunxi: Add Kconfig options
      clk: sunxi-ng: f1c100s: fix USB PHY gate bit offset
      clk: sunxi-ng: Allow DE clock to set parent rate
    
    * clk-rockchip:
      clk: rockchip: undo several noc and special clocks as critical on rk3288
      clk: rockchip: add a COMPOSITE_DIV_OFFSET clock-type
      clk: rockchip: Turn on "aclk_dmac1" for suspend on rk3288
      clk: rockchip: Limit use of USB PHY clock to USB on rk3288
      clk: rockchip: Fix video codec clocks on rk3288
      clk: rockchip: Make rkpwm a critical clock on rk3288
      clk: rockchip: fix wrong clock definitions for rk3328
    
    * clk-qoriq:
      clk: qoriq: increase array size of cmux_to_group
      dt-bindings: qoriq-clock: Add ls1028a chip compatible string
      clk: qoriq: Add ls1028a clock configuration
      clk: qoriq: add more PLL divider clocks support
      dt-bindings: qoriq-clock: add more PLL divider clocks support
    5816b745
Kconfig 9.4 KB