Commit 35817d34 authored by Icenowy Zheng's avatar Icenowy Zheng Committed by Linus Walleij

pinctrl: sunxi: change irq_bank_base to irq_bank_map

The Allwinner H6 SoC have its pin controllers with the first IRQ-capable
GPIO bank at IRQ bank 1 and the second bank at IRQ bank 5.

Change the current code that uses IRQ bank base to a IRQ bank map, in
order to support the case that holes exist among IRQ banks.
Signed-off-by: default avatarIcenowy Zheng <icenowy@aosc.io>
Acked-by: default avatarMaxime Ripard <maxime.ripard@bootlin.com>
Signed-off-by: default avatarLinus Walleij <linus.walleij@linaro.org>
parent 29dfc6bb
...@@ -481,11 +481,13 @@ static const struct sunxi_desc_pin sun8i_a33_pins[] = { ...@@ -481,11 +481,13 @@ static const struct sunxi_desc_pin sun8i_a33_pins[] = {
SUNXI_FUNCTION(0x3, "uart3")), /* CTS */ SUNXI_FUNCTION(0x3, "uart3")), /* CTS */
}; };
static const unsigned int sun8i_a33_pinctrl_irq_bank_map[] = { 1, 2 };
static const struct sunxi_pinctrl_desc sun8i_a33_pinctrl_data = { static const struct sunxi_pinctrl_desc sun8i_a33_pinctrl_data = {
.pins = sun8i_a33_pins, .pins = sun8i_a33_pins,
.npins = ARRAY_SIZE(sun8i_a33_pins), .npins = ARRAY_SIZE(sun8i_a33_pins),
.irq_banks = 2, .irq_banks = 2,
.irq_bank_base = 1, .irq_bank_map = sun8i_a33_pinctrl_irq_bank_map,
.disable_strict_mode = true, .disable_strict_mode = true,
}; };
......
...@@ -293,11 +293,13 @@ static const struct sunxi_desc_pin sun8i_v3s_pins[] = { ...@@ -293,11 +293,13 @@ static const struct sunxi_desc_pin sun8i_v3s_pins[] = {
SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 5)), /* PG_EINT5 */ SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 5)), /* PG_EINT5 */
}; };
static const unsigned int sun8i_v3s_pinctrl_irq_bank_map[] = { 1, 2 };
static const struct sunxi_pinctrl_desc sun8i_v3s_pinctrl_data = { static const struct sunxi_pinctrl_desc sun8i_v3s_pinctrl_data = {
.pins = sun8i_v3s_pins, .pins = sun8i_v3s_pins,
.npins = ARRAY_SIZE(sun8i_v3s_pins), .npins = ARRAY_SIZE(sun8i_v3s_pins),
.irq_banks = 2, .irq_banks = 2,
.irq_bank_base = 1, .irq_bank_map = sun8i_v3s_pinctrl_irq_bank_map,
.irq_read_needs_mux = true .irq_read_needs_mux = true
}; };
......
...@@ -110,7 +110,7 @@ struct sunxi_pinctrl_desc { ...@@ -110,7 +110,7 @@ struct sunxi_pinctrl_desc {
int npins; int npins;
unsigned pin_base; unsigned pin_base;
unsigned irq_banks; unsigned irq_banks;
unsigned irq_bank_base; const unsigned int *irq_bank_map;
bool irq_read_needs_mux; bool irq_read_needs_mux;
bool disable_strict_mode; bool disable_strict_mode;
}; };
...@@ -265,7 +265,10 @@ static inline u32 sunxi_pull_offset(u16 pin) ...@@ -265,7 +265,10 @@ static inline u32 sunxi_pull_offset(u16 pin)
static inline u32 sunxi_irq_hw_bank_num(const struct sunxi_pinctrl_desc *desc, u8 bank) static inline u32 sunxi_irq_hw_bank_num(const struct sunxi_pinctrl_desc *desc, u8 bank)
{ {
return desc->irq_bank_base + bank; if (!desc->irq_bank_map)
return bank;
else
return desc->irq_bank_map[bank];
} }
static inline u32 sunxi_irq_cfg_reg(const struct sunxi_pinctrl_desc *desc, static inline u32 sunxi_irq_cfg_reg(const struct sunxi_pinctrl_desc *desc,
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment